# MicroConverter®, Small Package 12-Bit ADC with Embedded FLASH MCU

# **Preliminary Technical Data**

ADuC814

### **FEATURES**

**ANALOGI/O** 

6 Channel 247kSPS ADC

12 Bit Resolution

**ADC High Speed Data Capture Mode** 

Programmable Reference via on-chip DAC for low

level inputs, ADC Performance specified to Vref= 0.1V **Dual Voltage Output DAC's** 

12 Bit Resolution, 15uS Settling Time

#### Memory

8 Kbytes On-Chip Flash/EE Program Memory

640 Bytes On-Chip Flash/EE Data Memory

Flash/EE, 100 Yr Retention, 100 Kcycles

**Endurance** 

3 levels of Flash/EE Program Memory Security

In-Circuit Serial Downlaod (no external hardware)

256 Bytes On-Chip Data RAM

8051-Based Core

8051-Compatible Instruction Set

32 kHz External Crystal,

On-Chip Programmable PLL (16.78 MHz Max)

Three 16-Bit Timer/Counters

11 Programmable I/O Lines

11 Interrupt Sources, Two Priority Levels

#### **Power**

Specified for 3 V and 5 V Operation

Normal: 3 mA @ 3 V (Core CLK = 2.1 MHz)

Power-Down: 15 µA (32 kHz Oscillator Running)

#### **On-Chip Peripherals**

Power on Reset Circuit (no need for external

POR device)

Temperature Monitor ( ± 1.5°C accuracy )

**Precision Voltage Reference** 

Time Interval Counter (Wakeup/RTC Timer)

**UART Serial I/O** 

SPI®/I2C® Compatible Serial I/O

Watchdog Timer (WDT), Power Supply

Monitor (PSM)

Package and Temperature Range

28 Pin TSSOP 4.4mm × 9.7mm body package

Fully Specified for -40°C to +125°C operation

#### **APPLICATIONS**

**Optical Networking - Laser Power Control** 

**Base Station Systems - Power Amplifier Bias Control** 

**Precision Instruments, Smart Sensors** 

**Battery Powered Systems, Precision System Monitors** 

MicroConverter is a registered trademark of Analog Devices, Inc. SPI is a registered trademark of Motorola Inc. I<sup>2</sup>C is a registered trademark of Motorola Inc.

#### REV. PrG 05/02

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

#### FUNCTIONAL BLOCK DIAGRAM



#### GENERAL DESCRIPTION

The ADuC814 is a fully integrated 247kSPS 12-bit data acquisition system incorporating a high performance multichannel ADC, an 8-bit MCU, and program/data Flash/ EE Memory on a single chip.

This low power device operates from a 32kHz crystal with an on-chip PLL generating a high-frequency clock of 16.78 MHz. This clock is in turn, routed through a programmable clock divider from which the MCU core clock operating frequency is generated.

The microcontroller core is an 8052 and therefore 8051instruction-set-compatible. 8Kbytes of nonvolatile Flash/ EE program memory are provided on-chip. 640 bytes of nonvolatile Flash/EE data memory and 256 bytes RAM are also integrated on-chip.

The ADuC814 also incorporates additional analog functionality with dual 12-bit DAC's, power supply monitor, and a bandgap reference. On-chip digital peripherals include a watchdog timer, time interval counter, three timer/counters, and two serial I/O ports (SPI, UART).

On-chip factory firmware supports in-circuit serial download and debug modes (via UART), as well as single-pin emulation mode via the DLOAD pin. The ADuC814 is supported by a QuickStart TM Development System.

The part operates from a single 3 V or 5 V supply over the extended temperature range -40°C to +125°C. When operating from 3 V supplies, the power dissipation for the part is below 10 mW. The ADuC814 is housed in a 28-lead TSSOP package.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. World Wide Web Site: http://www.analog.com Tel: 781/329-4700 Fax: 781/326-8703 Analog Devices, Inc., 1998

## ADuC814

# **Preliminary Technical Data**

#### TABLE OF CONTENTS

| OVERVIEW                         | 1  | NONVOLATILE FLASH/EE MEMORY                | 34  |
|----------------------------------|----|--------------------------------------------|-----|
|                                  |    | Overview                                   | 34  |
| SPECIFICATIONS                   | 3  | ADuC814 Flash/EE Memory Reliability        | 35  |
| TIMING SPECIFICATIONS            | 8  | Using the Flash/EE Program Memory          | 35  |
|                                  |    | Serial-Downloading                         | 35  |
| ABSOLUTE MAXIMUM RATINGS         | 14 | Parallel Programming                       | 35  |
| ORDERING GUIDE                   | 14 | Flash/EE Program Memory Security           | 36  |
|                                  |    | Using the Flash/EE Data Memory             | 36  |
| PIN FUNCTION DESCRIPTIONS        | 15 | Flash/EE Memory Timing                     | 37  |
| TERMINOLOGY - ADC SPECIFICATIONS | 17 | OTHER ON-CHIP PERIPHERALS                  | 38  |
| TYPICAL PERFORMANCE CURVES       | 18 | DAC                                        | 38  |
|                                  |    | On-Chip PLL                                | 41  |
| ADuC814 ARCHITECTURE             | 21 | Time Interval Counter (Wakeup/RTC Timer)   | 42  |
|                                  |    | Watch Dog Timer                            | 45  |
| MEMORY ORGANIZATION              | 22 | Power Supply Monitor                       | 46  |
|                                  |    | ADuC814 Configuration Register (CFG814)    | 47  |
| SPECIAL FUNCTION REGISTERS       | 23 | Serial Peripheral Interface                | 48  |
| Accumulator (ACC)                | 23 |                                            |     |
| B SFR (B)                        | 23 | 8051-COMPATIBLE ON-CHIP PERIPHERALS        | 50  |
| Stack Pointer (SP)               | 23 | Parallel I/O                               | 50  |
| Data Pointer (DPTR)              | 23 | Timers/Counters                            | 51  |
| Program Status Word (PSW)        | 23 | UART Serial Interface                      | 56  |
| Power Control (PCON)             | 23 | Interrupt System                           | 59  |
| Complete SFR map                 | 24 |                                            |     |
|                                  |    | HARDWARE DESIGN CONSIDERATIONS             | 61  |
| ADC CIRCUIT INFORMATION          | 25 | Clock Oscillator                           | 61  |
| General Overview                 | 25 | Power Supplies                             | 61  |
| ADC Transfer Function            | 25 | Power Consumption                          | 61  |
| ADC Output Result Format         | 25 | Power Saving Modes                         | 61  |
|                                  |    | Power-on-Reset                             | 62  |
| ADC SFR INTERFACE                | 26 | Grounding and Board Layout Recommendations | 62  |
| ADCCON1                          | 26 |                                            | 00  |
| ADCCON2                          | 27 | OTHER HARDWARE CONSIDERATIONS              | 63  |
| ADCCON3                          | 28 | In-Circuit Serial Download Access          | 63  |
|                                  |    | Embedded Serial Port Debugger              | 63  |
| DRIVING THE A/D CONVERTER        | 29 | Single-Pin Emulation Mode                  | 63  |
| Voltage Reference                | 30 | Typical System Configuration               | 63  |
| Configuring the ADC              | 31 | OHICKETART REVELOPMENT CVCTEM              | 0.4 |
| Initiating ADC Conversions       | 31 | QUICKSTART DEVELOPMENT SYSTEM              | 64  |
| ADC High Speed Data Capture Mode | 32 | OUTLINE DIMENSIONS                         | GE. |
| ADC Calibration Overview         | 32 | OUTLINE DIMENSIONS                         | 65  |
| Calibrating the ADC              | 33 |                                            |     |

PRELIMINARY TECHNICAL DATA

AVdd = DVdd = 2.7V to 3.3V or 4.5V to 5.5V, Vref = 2.5V Internal Reference  $\label{eq:XTAL1/XTAL2} \textbf{XTAL1/XTAL2} = 32.768 \text{KHz Crystal, all specifications Tmin to } \textbf{APXLC814} \\ \textbf{unless otherwise specified.}$ 

| Parameter                                  | VDD=5V                  | VDD=3V                  | Units      | Test Conditions                                  |
|--------------------------------------------|-------------------------|-------------------------|------------|--------------------------------------------------|
| ADC CHANNEL SPECIFICATIONS                 |                         |                         |            |                                                  |
| A GRADE                                    |                         |                         |            |                                                  |
| DC ACCURACY <sup>2, 3</sup>                |                         |                         |            | $f_{SAMPLE} = 147kHz$                            |
| Resolution                                 | 12                      | 12                      | Bits       |                                                  |
| Integral Nonlinearity                      | <u>+</u> 2              | <u>+</u> 2              | LSB max.   | 2.5V Internal Reference                          |
|                                            | <u>+</u> 1              | <u>+</u> 1              | LSB typ.   |                                                  |
|                                            | $\pm 2.5$               | $\pm 2.5$               | LSB typ.   | 1.0V External Reference                          |
| Differential Nonlinearity                  | <u>+4</u>               | <u>+4</u>               | LSB max.   | 2.5V Internal Reference                          |
|                                            | <u>+2</u>               | <u>+2</u>               | LSB typ.   | 1.07/ 5                                          |
|                                            | <u>+</u> 5              | <u>+</u> 5              | LSB typ.   | 1.0V External Reference                          |
| CALIBRATED ENDPOINT ERRORS <sup>4, 5</sup> |                         |                         |            |                                                  |
| Offset Error                               | <u>+</u> 5              | <u>+</u> 5              | LSB max.   |                                                  |
| Offset Error Match                         | <u>+</u> 1              | <u>+</u> 1              | LSB typ.   |                                                  |
| Gain Error                                 | <u>+</u> 5              | <u>+</u> 5              | LSB max.   |                                                  |
| Gain Error Match                           | <u>+</u> 1              | <u>+</u> 1              | LSB typ.   |                                                  |
| DYNAMIC PERFORMANCE <sup>6</sup>           |                         |                         |            | $f_{IN} = 10kHz$ Sine Wave $f_{SAMPLE} = 147kHz$ |
| Signal to Noise Ratio (SNR) <sup>7</sup>   | 62.5                    | 62.5                    | dB typ     | 5.I.VI 22                                        |
| Total Harmonic Distortion (THD)            | -65                     | -65                     | dB typ     |                                                  |
| Peak Harmonic or Spurious Noise            | -65                     | -65                     | dB typ     |                                                  |
| Channel-to-Channel Crosstalk <sup>8</sup>  | -80                     | -80                     | dB typ     |                                                  |
| B GRADE                                    |                         |                         |            |                                                  |
| DC ACCURACY <sup>2, 3</sup>                |                         |                         |            | $f_{SAMPLE} = 147kHz$                            |
| Resolution                                 | 12                      | 12                      | Bits       | ISAMPLE - ITIKIL                                 |
| Integral Nonlinearity                      | <u>+</u> 1              | <u>+</u> 1              | LSB max.   | 2.5V Internal Reference                          |
| integral remineurity                       | $\pm 0.3$               | $\pm 0.3$               | LSB typ.   | 2.0 V Internal Determine                         |
|                                            | <u>+</u> 1.5            | <u>+</u> 1.5            | LSB max.   | 1.0V External Reference <sup>11</sup>            |
| Differential Nonlinearity                  | $\pm 0.9$               | $\pm 0.9$               | LSB max.   | 2.5V Internal Reference                          |
| J                                          | $\frac{-}{\pm}0.25$     | $\frac{-}{+}0.25$       | LSB typ.   |                                                  |
|                                            | $\frac{-}{\pm}1.5/-0.9$ | $\frac{-}{\pm}1.5/-0.9$ | LSB max.   | 1.0V External Reference <sup>11</sup>            |
| Code Distribution                          | 1                       | <u>1</u>                | LSB typ.   | ADC input is a dc voltage                        |
| CALIBRATED ENDPOINT ERRORS <sup>4, 5</sup> |                         |                         |            | -                                                |
| Offset Error                               | <u>+</u> 2              | <u>+</u> 3              | LSB max.   |                                                  |
| Offset Error Match                         | <u>+</u> 1              | <u>+</u> 1              | LSB typ.   |                                                  |
| Gain Error                                 | <u>+</u> 2              | <u>+</u> 3              | LSB max.   |                                                  |
| Gain Error Match                           | <u>+</u> 1              | <u>+</u> 1              | LSB typ.   |                                                  |
| DYNAMIC PERFORMANCE <sup>6</sup>           |                         |                         | <b>V1</b>  | f <sub>IN</sub> = 10kHz Sine Wave                |
| DIMINIO I EM GRAMATOL                      |                         |                         |            | $f_{\text{SAMPLE}} = 147 \text{kHz}$             |
| Signal to Noise Ratio (SNR) <sup>7</sup>   | 71                      | 71                      | dB typ     |                                                  |
| Total Harmonic Distortion (THD)            | -85                     | -85                     | dB typ     |                                                  |
| Peak Harmonic or Spurious Noise            | -85                     | -85                     | dB typ     |                                                  |
| Channel-to-Channel Crosstalk <sup>8</sup>  | -80                     | -80                     | dB typ     |                                                  |
| ANALOG INPUT                               |                         |                         |            |                                                  |
| Input Voltage Ranges                       | 0 to $V_{\text{REF}}$   | 0 to $V_{\text{REF}}$   | Volts      |                                                  |
| Leakage Current                            | <u>+</u> 1              | <u>+</u> 1              | μA max     |                                                  |
| Input Capacitance                          | 32                      | 32                      | pF typ     |                                                  |
| TEMPERATURE MONITOR <sup>9</sup>           |                         |                         |            |                                                  |
| Voltage Output at 25°C                     | 650                     | 650                     | mV typ     |                                                  |
| Voltage TC                                 | -2                      | -2                      | mV/⁰C typ. |                                                  |
| Accuracy                                   | <u>+</u> 3              | <u>+</u> 3              | ⁰C typ.    | 2.5V Internal Reference                          |
|                                            |                         |                         | ⁰C typ.    |                                                  |

# ADuC814-SPECIFICATIONS<sup>1</sup>

| Parameter                                       | $V_{DD} = 5V$                                    | $V_{DD} = 3V$       | Units                                   | <b>Test Conditions</b>                                                                 |
|-------------------------------------------------|--------------------------------------------------|---------------------|-----------------------------------------|----------------------------------------------------------------------------------------|
| DAC CHANNEL SPECIFICATIONS                      |                                                  |                     |                                         | DAC Load to AGND<br>RL=10kΩ, CL = 100pF                                                |
| DC ACCURACY <sup>10</sup>                       |                                                  |                     |                                         |                                                                                        |
| Resolution                                      | 12                                               | 12                  | Bits                                    |                                                                                        |
| Relative Accuracy                               | <u>+</u> 3                                       | <u>+</u> 3          | LSB typ                                 |                                                                                        |
| Differential Nonlinearity <sup>11</sup>         | -1                                               | -1                  | LSB max                                 | Guaranteed Montonic                                                                    |
| 0.00                                            | $\pm 1/2$                                        | $\pm 1/2$           | LSB typ                                 |                                                                                        |
| Offset Error                                    | <u>+</u> 50                                      | <u>+</u> 50         | mV max                                  | VREF Range                                                                             |
| Gain Error                                      | <u>+</u> 1                                       | <u>+1</u>           | % max                                   | VREF Range                                                                             |
| Gain Error Mismatch                             | 0.5                                              | $\frac{\pm 1}{0.5}$ | <u>+</u> 1<br>% typ                     | % typ AVDD Range of Fullscale on DAC1                                                  |
| ANALOG OUTPUTS                                  |                                                  |                     | 31                                      |                                                                                        |
| Voltage Range_0                                 | 0 to $V_{\text{REF}}$                            | 0 to Vper           | Volts                                   | DAC $V_{REF} = 2.5V$                                                                   |
| Voltage Range_1                                 | 0 to $V_{\rm DD}$                                |                     | Volts                                   | $\begin{array}{ccc} DAC & V_{REF} &= 2.0V \\ DAC & V_{REF} &= VDD \end{array}$         |
| Output Impedance                                | 0.5                                              | 0.5                 | Ω typ                                   | KLI                                                                                    |
| I sink                                          | 50                                               | 50                  | μΑ typ                                  |                                                                                        |
| DAC AC Specifications                           |                                                  |                     |                                         |                                                                                        |
| Voltage Output Settling Time                    | 15                                               | 15                  | μs typ                                  | Fullscale Settling Time to Within 1/2LSB of Final                                      |
|                                                 |                                                  |                     | Value                                   |                                                                                        |
| Digital-to-Analog Glitch Energy                 | 10                                               | 10                  | nVs typ                                 | 1 LSB change at major carry                                                            |
| REFERENCE INPUT / OUTPUT REFERENCE OUTPUT       |                                                  |                     |                                         |                                                                                        |
| Output Voltage (V <sub>REF</sub> )              | 2.5                                              | 2.5                 | V                                       |                                                                                        |
| Accuracy                                        | ± 2.5                                            | ± 2.5               | % max                                   | of $V_{\text{REF}}$ measured at the CREF pin.                                          |
| Power Supply Rejection                          | 47                                               | 57                  | dB typ                                  | F                                                                                      |
| Reference Tempco                                | <u>+</u> 100                                     | <u>+</u> 100        | ppm/o°C typ                             |                                                                                        |
| Internal Vref Power-on Time <sup>12</sup>       | 80                                               | 80                  | ms typ                                  |                                                                                        |
| EXTERNAL REFERENCE INPUT <sup>13</sup>          |                                                  |                     |                                         | Internal Bandgap Reference<br>Deselected via ADCCON2.6                                 |
| Voltage Range (V <sub>REF</sub> ) <sup>14</sup> | 1.0                                              | 1.0                 | V min.                                  |                                                                                        |
|                                                 | VDD                                              | VDD                 | V max.                                  |                                                                                        |
| Input Impedance                                 | 20                                               | 20                  | kΩ typ.                                 |                                                                                        |
| Input Leakage                                   | 10                                               | 10                  | μA max                                  |                                                                                        |
| POWER SUPPLY MONITOR (PSM)                      |                                                  |                     |                                         |                                                                                        |
| VDD Trip Point Selection Range                  | 2.63                                             | 2.63                | V                                       |                                                                                        |
|                                                 | 2.93                                             | 2.93                | V                                       | Four Trip Points Selectable                                                            |
|                                                 | 3.08                                             | 3.08                | V                                       | in This Range Programmed                                                               |
| VDD Power Supply Trip Point Accuracy            | $\begin{array}{c} 4.63 \\ \pm \ 3.5 \end{array}$ | <u>+</u> 3.5        | V<br>% max                              | via TP1-0 in PSMCON                                                                    |
|                                                 | <u> </u>                                         | <u>.</u>            | , , , , , , , , , , , , , , , , , , , , |                                                                                        |
| WATCH DOG TIMER (WDT) <sup>14</sup>             | 0                                                | 0                   | me min                                  | Nine Time-out Darieds                                                                  |
| Time-out Period                                 | 0<br>2000                                        | 0<br>2000           | ms min<br>ms max.                       | Nine Time-out Periods<br>Selectable in This Range<br>Programmed via PRE3-0 in<br>WDCON |

# Preliminary Technical Data

(continued)

ADuC814

| Parameter                                  | $V_{DD}=5V$        | $V_{DD}=3V$       | Units            | Test Conditions                                            |
|--------------------------------------------|--------------------|-------------------|------------------|------------------------------------------------------------|
| LOGIC INPUTS                               |                    |                   |                  |                                                            |
| INPUT VOLTAGES <sup>14</sup>               |                    |                   |                  |                                                            |
| All Inputs Except SCLOCK, RESET, and XT    | 'AL1               |                   |                  |                                                            |
| V <sub>INL</sub> , Input Low Voltage       | 0.8                | 0.4               | V max            |                                                            |
| V <sub>INH</sub> , Input High Voltage      | 2.0                | 2.0               | V min            |                                                            |
| SCLOCK and RESET Only <sup>14</sup>        |                    |                   |                  |                                                            |
| (Schmitt-Triggered Inputs)                 |                    |                   |                  |                                                            |
| V <sub>T+</sub>                            | 1.3                | 0.95              | V min            |                                                            |
| • 1+                                       | 3.0                | 2.5               | V max            |                                                            |
| $V_{T-}$                                   | 0.0                | 0.8               | 0.4              | V min                                                      |
| • 1-                                       | 1.4                | 1.1               | V max            | <b>, ,,,,,</b>                                             |
| $V_{T+}$ - $V_{T-}$                        | 0.3                | 0.3               | V min            |                                                            |
| 17                                         | 0.85               | 0.85              | V max            |                                                            |
| INDUT CUDDENTS                             |                    |                   |                  |                                                            |
| INPUT CURRENTS                             | . 10               | . 10              | 1                | V OV on V                                                  |
| P1.2-P1.7, DLOAD<br>SCLOCK <sup>15</sup>   | <u>+</u> 10<br>-10 | <u>+</u> 10<br>-3 | μA max           | $V_{IN} = 0 V \text{ or } V_{DD}$                          |
| SCLUCK                                     |                    |                   | μA min           | V <sub>IN</sub> = 0 V, Internal Pull-Up                    |
|                                            | -40                | -15               | μA max           | $V_{IN} = 0 V$ , Internal Pull-Up                          |
| DECET                                      | ±10                | ±10               | μA max           | $V_{IN} = V_{DD}$                                          |
| RESET                                      | ±10                | ±10               | μA max           |                                                            |
|                                            | 20                 | 10                | μA min           | $V_{IN} = 5V$ , 3V Internal Pull Down                      |
| D1 0 D1 1 D 4 015                          | 105                | 35                | μA max           | $V_{IN} = 5V$ , 3V Internal Pull Down                      |
| P1.0, P1.1, Port 3 <sup>15</sup>           | ±10                | ±10               | μA max           | $V_{IN} = 5V, 3V$                                          |
| (includes MISO, MOSI/SDATA and SS)         | <u>+</u> 1         | ± 1               | μΑ typ           | N AN MODEN ON                                              |
|                                            | -180               | -70               | μA min           | $V_{IN} = 2 V$ , $VDD=5V$ , $3V$                           |
|                                            | -660               | -200              | μA max           |                                                            |
|                                            | -360               | -100              | μA typ           |                                                            |
|                                            | -20                | - 5               | μA min           | $V_{IN} = 450 \text{ mV}, \text{ VDD} = 5V, 3V$            |
|                                            | -75                | -25               | μA max           |                                                            |
|                                            | -38                | -12               | μA typ           |                                                            |
| INPUT CAPACITANCE                          | 5                  | 5                 | pF typ           | All Digital Inputs                                         |
| CRYSTAL OSCILLATOR (XTAL1 AND X            | ΓAL2)              |                   |                  |                                                            |
| Logic Inputs, XTAL1 Only                   |                    |                   |                  |                                                            |
| VINL, Input Low Voltage                    | 0.8                | 0.4               | V typ            |                                                            |
| VINH, Input High Voltage                   | 3.5                | 2.5               | V typ            |                                                            |
| XTAL1 Input Capacitance                    | 18                 | 18                | pF typ           |                                                            |
| XTAL2 Output Capacitance                   | 18                 | 18                | pF typ           |                                                            |
| DIGITAL OUTPUTS                            |                    |                   |                  |                                                            |
| Output High Voltage (Voh)                  | 2.4                | 2.4               | V min            | Isource = 1.6mA                                            |
| Output Low Voltage (Vol)                   |                    |                   |                  |                                                            |
| Port 1.0 and Port 1.1                      | 0.4                | 0.4               | V max            | Isink = $10\text{mA}$ , $T\text{max} = 85^{\circ}\text{C}$ |
| Port 1.0 and Port 1.1                      | 0.4                | 0.4               | V max            | Isink = $10\text{mA}$ , Tmax = $125^{\circ}\text{C}$       |
| SCLOCK, MISO/MOSI                          | 0.4                | 0.4               | V max            | Isink = 4mA                                                |
| All Other Outputs                          | 0.4                | 0.4               | V max            | Isink = 1.6  mA                                            |
| MCU CORE CLOCK                             |                    |                   |                  |                                                            |
| MCU Clock Rate                             | 131.1              | 131.1             | kUz min          | Clock rate generated via                                   |
| WICO Clock Rate                            | 16.78              | 16.78             |                  | Clock rate generated via                                   |
|                                            | 10.78              | 10.76             | IVITIZ III       | x on-chip PLL, programmable<br>via CD2-0 in PLLCON         |
| START UP TIME                              |                    |                   |                  |                                                            |
| At Power-On                                | 500                | 500               | ms typ           |                                                            |
| From Idle Mode                             | 100                | 100               | μs typ           |                                                            |
| From Power-Down Mode                       |                    |                   |                  |                                                            |
| Oscillator Running                         |                    |                   |                  | $OSC_PD = 0$ in PLLCON SFR                                 |
| Walson with INTO Interment                 | 100                | 100               | μs typ           |                                                            |
| Wakeup with <i>INTO</i> Interrupt          |                    |                   |                  |                                                            |
| Wakeup with SPI/I <sup>2</sup> C Interrupt | 100                | 100               | μs typ           |                                                            |
|                                            | 100<br>100<br>3    | 100<br>100        | μs typ<br>μs typ |                                                            |

# ADuC814-SPECIFICATIONS<sup>1</sup>

| Parameter                                                                   | VDD=5V  | VDD=3V  | Units            | Test Conditions                            |
|-----------------------------------------------------------------------------|---------|---------|------------------|--------------------------------------------|
| STARTUP TIME Cont'd                                                         |         |         | <u> </u>         |                                            |
| Oscillator Powered Down <sup>16</sup>                                       |         |         |                  | $OSC_PD = 1$ in PLLCON SFR                 |
| Wakeup with INTO Interrupt                                                  | 150     | 400     | ms typ           |                                            |
| Wakeup with SPI/I <sup>2</sup> C Interrupt                                  | 150     | 400     | ms typ           |                                            |
| Wakeup with External RESET                                                  | 150     | 400     | ms typ           |                                            |
| After External RESET in Normal Mode                                         | 3       | 3       | ms typ           | C . II I . WEGON GED                       |
| After WDT Reset in Normal Mode                                              | 3       | 3       | ms typ           | Controlled via WDCON SFR                   |
| FLASH/EE MEMORY RELIABILITY CH                                              |         |         | ~ .              |                                            |
| Endurance <sup>18</sup>                                                     | 100,000 | 100,000 | Cycles mi        |                                            |
| Data Retention <sup>19</sup>                                                | 100     | 100     | Years min        | 1                                          |
| POWER REQUIREMENTS 20, 21                                                   |         |         |                  |                                            |
| Power Supply Voltages                                                       |         |         |                  |                                            |
| $\mathrm{AV}_{\mathrm{DD}}$ / $\mathrm{DV}_{\mathrm{DD}}$ - $\mathrm{AGND}$ |         | 2.7     | V min.           | $AV_{DD} / DV_{DD} = 3V$ nom.              |
|                                                                             |         | 3.3     | V max.           | / ===                                      |
|                                                                             | 4.5     |         | V min.           | $AV_{DD} / DV_{DD} = 5V$ nom.              |
|                                                                             | 5.5     |         | V max.           |                                            |
| Power Supply Currents, Normal Mode                                          |         |         |                  |                                            |
| D <sub>VDD</sub> Current <sup>14</sup>                                      | 5       | 2.5     | mA max           | Core CLK=2.097MHz                          |
| Dybb carrent                                                                | 4       | 2       | mA typ           | (CD Bits in PLLCON =3)                     |
| A <sub>VDD</sub> Current <sup>14</sup>                                      | 1.7     | 1.7     | mA max           | (62 215 11 1226611 0)                      |
| D <sub>VDD</sub> Current                                                    | 20      | 10      | mA max           | Core CLK=16.78MHz (max)                    |
| VDD                                                                         | 16      | 8       | mA typ           | (CD Bits in PLLCON =0)                     |
| A <sub>VDD</sub> Current                                                    | 1.7     | 1.7     | mA max           | ,                                          |
| D <sub>VDD</sub> Current <sup>14</sup>                                      | 3.5     | 1.5     | mA max           | Core CLK=131.2kHz (min)                    |
|                                                                             | 2.8     | 1.2     | mA typ           | (CD Bits in PLLCON =7)                     |
| A <sub>VDD</sub> Current                                                    | 1.7     | 1.7     | mA max           |                                            |
| Power Supply Currents, Idle Mode                                            |         |         |                  |                                            |
| D <sub>VDD</sub> Current <sup>14</sup>                                      | 1.7     | 1.2     | mA max           | Core CLK=2.097MHz                          |
| Dydd Current                                                                | 1.5     | 1       | mA typ           | (CD Bits in PLLCON =3)                     |
| A <sub>VDD</sub> Current <sup>14</sup>                                      | 0.15    | 0.15    | mA max           | (CD Dis in 122cci v o)                     |
| D <sub>VDD</sub> Current <sup>14</sup>                                      | 6       | 3       | mA max           | Core CLK=16.78MHz (max)                    |
| 100                                                                         | 4       | 2.5     | mA typ           | (CD Bits in PLLCON =0)                     |
| A <sub>VDD</sub> Current <sup>14</sup>                                      | 0.15    | 0.15    | mA max           | ,                                          |
| D <sub>VDD</sub> Current <sup>14</sup>                                      | 1.25    | 1       | mA max           | Core CLK=131kHz (min)                      |
|                                                                             | 1.1     | 0.7     | mA typ           | (CD Bits in PLLCON =7)                     |
| A <sub>VDD</sub> Current <sup>14</sup>                                      | 0.15    | 0.15    | mA max           |                                            |
| Davien Supply Comments Davien Davin Made                                    |         |         |                  | Core CIV 2 007MHz or                       |
| Power Supply Currents Power Down Mode                                       |         |         |                  | Core CLK=2.097MHz or                       |
|                                                                             |         |         |                  | 16.78 MHz (CD Bits in PLLCON =3 or 0)      |
| D <sub>VDD</sub> Current <sup>14</sup>                                      |         | 20      | μA max           | Oscillator On                              |
| Dydd Current                                                                | 40      | 14      | μΑ max<br>μΑ typ | Oscillator On                              |
| A <sub>VDD</sub> Current                                                    | 1       | 14      | μΑ typ<br>μΑ typ |                                            |
| D <sub>VDD</sub> Current                                                    |         | 15      | μΑ typ<br>μΑ max | Oscillator Off                             |
| – VDD                                                                       | 20      | 10      | μA typ           |                                            |
| A <sub>VDD</sub> Current                                                    | 1       | 1       | μA typ           |                                            |
| Typical Additional Power Supply Currents                                    |         |         |                  | Core CLK=2.097MHz,                         |
| VI TIT J                                                                    |         |         |                  | (CD Bits in PLLCON =3)<br>AVDD = DVDD = 5V |
| PSM Peripheral                                                              | 50      |         | μA typ           | 2.22 0.                                    |
| ADC                                                                         | 1.5     |         | mA typ           |                                            |
| DAC                                                                         | 150     |         | μA typ           |                                            |

## **Preliminary Technical Data**

ADuC814

#### NOTES

- <sup>1</sup> Temperature Range -40°C to +125°C.
- <sup>2</sup> ADC Linearity is guaranteed when operating in non-pipelined mode i.e. ADC Conversion followed sequentially by a read of the ADC result. ADC Linearity is also guaranteed during normal MicroConverter Core operation.
- <sup>3</sup> ADC LSB Size = Vref / 2^12 i.e for Internal Vref=2.5V, 1LSB = 610uV and for External Vref =1V, 1LSB = 244uV.
- <sup>4</sup> Offset and Gain Error and Offset and Gain Error Match are measured after factory calibration.
- <sup>5</sup> Based on external ADC system components the user may need to execute a system calibration to remove additional external channel errors and achieve these specifications.
- <sup>6</sup> Measured with coherent sampling system using external 16.77MHz clock via P3.5 (pin#22)
- <sup>7</sup> SNR calculation includes distortion and noise components.
- <sup>8</sup> Channel to Channel Crosstalk is measured on adjacent channels.
- <sup>9</sup> The Temperature Monitor will give a measure of the die temperature directly, air temperature can be inferred from this result.
- <sup>10</sup> DAC linearity is calculated using :

reduced code range of 48 to 4095, 0 to Vref range.

reduced code range of 48 to 3950, 0 to  $V_{\text{DD}}$  range.

DAC Output Load = 10K Ohms and 100 pF.

- <sup>11</sup> DAC Differential NonLinearity specified on 0 to Vref and 0 to Vdd ranges
- 12 Measured with Vref and Cref pins decoupled with 0.1μF capacitors to graound. Power-up time for the Internal Reference will be determined by the value of the decoupling capacitor chosen for both the Vref and Cref pins.
- When using an External Reference device, the internal bandgap reference input can be bypassed by setting the ADCCON1.6 bit. In this mode the Vref and Cref pins need to be shorted together for correct operation.
- <sup>14</sup> These numbers are not production tested but are guaranteed by Design and/or Characterization data on production release.
- <sup>15</sup> Pins configured in I2C-compatible mode or SPI mode, pins configured as digital inputs during this test.
- 16 These typical specifications assume no loading on the XTAL2 pin. Any additional loading on the Xtal2 pin will increase the power-on times.
- <sup>17</sup> Flash/EE Memory Reliability Characteristics apply to both the Flash/EE program memory and the Flash/EE data memory.
- <sup>18</sup> Endurance is qualified to 100 Kcycles as per JEDEC Std. 22 method A117 and measured at -40°C, +25°C, and +125°C, typical endurance at 25°C is 700 Kcycles.
- 19 Retention lifetime equivalent at junction temperature (Tj) = 55°C as per JEDEC Std. 22 method A117. Retention lifetime based on an activation energy of 0.6eV will derate with junction temperature as shown in Figure 27 in the Flash/EE Memory description section of this data sheet
- 20 Power Supply current consumption is measured in Normal, Idle, and Power-Down Modes under the following conditions:

Normal Mode: Reset and all Digital I/O pins = open circuit, Core Clk changed via CD bits in PLLCON,

Core Executing internal software loop.

Idle Mode: Reset and all Digital I/O pins = open circuit, Core Clk changed via CD bits in PLLCON,

PCON.0 = 1, Core Execution suspended in idle mode.

Power-Down Mode: Reset and all all P1.2-P1.7 pins = 0.4 V, All other digital I/O pins are open circuit,

Core Clk changed via CD bits in PLLCON, PCON. 1 = 1, Core Execution suspended in power-down

mode, OSC turned ON or OFF via OSC\_PD bit (PLLCON.7) in PLLCON SFR.

Specifications subject to change without notice.

Purchase of licensed  $I^2C$  components of Analog Devices or one of its sublicensed Associated Companies conveys a license for the purchaser under the Philips  $I^2C$  Patent Rights to use the ADuC814 in an  $I^2C$  system, provided that the system conforms to the  $I^2C$  Standard Specification as defined by Philips

 $<sup>^{21}</sup>$  DV<sub>DD</sub> power supply current will increase typically by 3 mA (3 V operation) and 10 mA (5 V operation) during a Flash/EE memory program or erase cycle.

# ADuC814-SPECIFICATIONS<sup>1</sup>

## TIMING SPECIFICATIONS<sup>1,2,3</sup>

 $(AV_{DD} = 2.7 \text{ V to } 3.6 \text{ V or } 4.75 \text{ V to } 5.25 \text{ V}, DV_{DD} = 2.7 \text{ V to } 3.6 \text{ V or } 4.75 \text{ V to } 5.25 \text{ V};$  all specifications  $T_{MIN}$  to  $T_{MAX}$  unless otherwise noted.)

| 32.768 kHz External Crystal |                                           |       |       |       |      |        |  |  |
|-----------------------------|-------------------------------------------|-------|-------|-------|------|--------|--|--|
| Parameter                   |                                           | Min   | Typ   | Max   | Unit | Figure |  |  |
| CLOCK INI                   | PUT (External Clock Driven XTAL1)         |       |       |       |      |        |  |  |
| $t_{CK}$                    | XTAL1 Period                              |       | 30.52 |       | μs   | 1      |  |  |
| $t_{CKL}$                   | XTAL1 Width Low                           |       | 15.16 |       | μs   | 1      |  |  |
| $t_{CKH}$                   | XTAL1 Width High                          |       | 15.16 |       | μs   | 1      |  |  |
| $t_{CKR}$                   | XTAL1 Rise Time                           |       | 20    |       | ns   | 1      |  |  |
| $t_{CKF}$                   | XTAL1 Fall Time                           |       | 20    |       | ns   | 1      |  |  |
| $1/t_{CORE}$                | ADuC814 Core Clock Frequency <sup>4</sup> | 0.131 |       | 16.78 | MHz  |        |  |  |
| $t_{CORE}$                  | ADuC814 Core Clock Period <sup>5</sup>    |       | 0.476 |       | μs   |        |  |  |
| $t_{CYC}$                   | ADuC814 Machine Cycle Time <sup>6</sup>   | 0.72  | 5.7   | 91.55 | μs   |        |  |  |

#### NOTES

<sup>&</sup>lt;sup>6</sup>ADuC814 Machine Cycle Time is nominally defined as 12/Core\_CLK.



Figure 1. XTAL1 Input



Figure 2. Timing Waveform Characteristics

-8- REV. PrG 05/02

 $<sup>^1</sup>AC$  inputs during testing are driven at DV  $_{DD}$  – 0.5 V for a Logic 1, and 0.45 V for a Logic 0. Timing measurements are made at  $V_{IH}$  min for a Logic 1, and  $V_{IL}$  max for a Logic 0 as shown in Figure 2.

<sup>&</sup>lt;sup>2</sup>For timing purposes, a port pin is no longer floating when a 100 mV change from load voltage occurs. A port pin begins to float when a 100 mV change from the

loaded V<sub>OH</sub>/V<sub>OL</sub> level occurs as shown below in Figure 2.

 $<sup>{}^{3}</sup>C_{LOAD}$  for all outputs = 80 pF unless otherwise noted.

<sup>&</sup>lt;sup>4</sup>ADuC814 internal PLL locks onto a multiple (512 times) the external crystal frequency of 32.768 kHz to provide a Stable 16.777216 MHz internal clock for the system. The core can operate at this frequency or at a binary submultiple called Core\_Clk, selected via the PLLCON SFR.

<sup>&</sup>lt;sup>5</sup>This number is measured at the default Core\_Clk operating frequency of 2.09 MHz.

# **Preliminary Technical Data**

ADuC814

|                     |                              | 16.78 | MHz Co | re_Clk | 7                  | Variable Core_C    | Elk |      |        |
|---------------------|------------------------------|-------|--------|--------|--------------------|--------------------|-----|------|--------|
| Parameter           |                              | Min   | Тур    | Max    | Min                | Тур                | Max | Unit | Figure |
| UART TIM            | MING (Shift Register Mode)   |       |        |        |                    |                    |     |      |        |
| $t_{XLXL}$          | Serial Port Clock Cycle Time | :     | 715    |        |                    | $12t_{CORE}$       |     | μs   | 6      |
| $t_{QVXH}$          | Output Data Setup to Clock   | 463   |        |        | $10t_{CORF}$       | <sub>E</sub> - 133 |     | ·    | ns 6   |
| $t_{\mathrm{DVXH}}$ | Input Data Setup to Clock    | 252   |        |        | $2t_{CORE}$        | + 133              |     |      | ns 6   |
| $t_{XHDX}$          | Input Data Hold after Clock  | 0     |        |        | 0                  |                    |     | ns   | 6      |
| $t_{\rm XHQX}$      | Output Data Hold after Clock | 22    |        |        | $2t_{\text{CORE}}$ | - 117              |     | ns   | 6      |



Figure 3. UART Timing in Shift Register Mode

# ADuC814-SPECIFICATIONS<sup>1</sup>

| Paramete           | Min                                          | Тур | Max | Unit | Figure |
|--------------------|----------------------------------------------|-----|-----|------|--------|
| SPI MAST           | TER MODE TIMING (CPHA = 1)                   |     |     |      |        |
| $t_{\mathrm{SL}}$  | SCLOCK Low Pulsewidth <sup>1</sup>           | 630 |     | ns   | 8      |
| $t_{SH}$           | SCLOCK High Pulsewidth <sup>1</sup>          | 630 |     | ns   | 8      |
| $t_{\mathrm{DAV}}$ | Data Output Valid after SCLOCK Edge          |     | 50  | ns   | 8      |
| $t_{DSU}$          | Data Input Setup Time before SCLOCK Edge 100 |     |     | ns   | 8      |
| $t_{ m DHD}$       | Data Input Hold Time after SCLOCK Edge 100   |     |     | ns   | 8      |
| $t_{\mathrm{DF}}$  | Data Output Fall Time                        | 10  | 25  | ns   | 8      |
| $t_{\mathrm{DR}}$  | Data Output Rise Time                        | 10  | 25  | ns   | 8      |
| $t_{SR}$           | SCLOCK Rise Time                             | 10  | 25  | ns   | 8      |
| $t_{SF}$           | SCLOCK Fall Time                             | 10  | 25  | ns   | 8      |

#### NOTE

b. SPI bit-rate selection bits SPR1 and SPR0 bits in SPICON SFR set to 0 and 0 respectively.



Figure 4. SPI Master Mode Timing (CPHA = 1)

-10- REV. PrG 05/02

<sup>&</sup>lt;sup>1</sup>Characterized under the following conditions:

a. Core clock divider bits CD2,  $\overrightarrow{CD1}$ , and CD0 bits in PLLCON SFR set to 0, 1, and 1 respectively, i.e., core clock frequency =  $2.09\,\text{MHz}$  and

## **Preliminary Technical Data**

ADuC814

| Parameter         | Min                                          | Тур | Max | Unit | Figure |
|-------------------|----------------------------------------------|-----|-----|------|--------|
| SPI MAST          | TER MODE TIMING (CPHA = 0)                   |     |     |      |        |
| $t_{\mathrm{SL}}$ | SCLOCK Low Pulsewidth <sup>1</sup>           | 630 |     | ns   | 9      |
| $t_{SH}$          | SCLOCK High Pulsewidth <sup>1</sup>          | 630 |     | ns   | 9      |
| $t_{DAV}$         | Data Output Valid after SCLOCK Edge          |     | 50  | ns   | 9      |
| $t_{ m DOSU}$     | Data Output Setup before SCLOCK Edge         |     | 150 | ns   | 9      |
| $t_{ m DSU}$      | Data Input Setup Time before SCLOCK Edge 100 |     |     | ns   | 9      |
| $t_{ m DHD}$      | Data Input Hold Time after SCLOCK Edge 100   |     |     | ns   | 9      |
| $t_{ m DF}$       | Data Output Fall Time                        | 10  | 25  | ns   | 9      |
| $t_{\mathrm{DR}}$ | Data Output Rise Time                        | 10  | 25  | ns   | 9      |
| $t_{SR}$          | SCLOCK Rise Time                             | 10  | 25  | ns   | 9      |
| $t_{SF}$          | SCLOCK Fall Time                             | 10  | 25  | ns   | 9      |

#### NOTE

b. SPI bit-rate selection bits SPR1 and SPR0 bits in SPICON SFR set to 0 and 0 respectively.



Figure 5. SPI Master Mode Timing (CPHA = 0)

<sup>&</sup>lt;sup>1</sup>Characterized under the following conditions:

a. Core clock divider bits CD2, CD1 and CD0 bits in PLLCON SFR set to 0, 1, and 1 respectively, i.e., core clock frequency = 2.09 MHz and

# ADuC814-SPECIFICATIONS<sup>1</sup>

| Parameter          | •                                       | Min    | Тур | Max | Unit | Figure |
|--------------------|-----------------------------------------|--------|-----|-----|------|--------|
| SPI SLAV           | E MODE TIMING (CPHA = 1)                |        |     |     |      |        |
| $t_{SS}$           | SS to SCLOCK Edge                       | 0      |     |     | ns   | 10     |
| $t_{SL}$           | SCLOCK Low Pulsewidth                   |        | 330 |     | ns   | 10     |
| $t_{SH}$           | SCLOCK High Pulsewidth                  |        | 330 |     | ns   | 10     |
| $t_{\mathrm{DAV}}$ | Data Output Valid after SCLOCK Edge     |        |     | 50  | ns   | 10     |
| $t_{ m DSU}$       | Data Input Setup Time before SCLOCK Edg | ge 100 |     |     | ns   | 10     |
| $t_{ m DHD}$       | Data Input Hold Time after SCLOCK Edge  | 100    |     |     | ns   | 10     |
| $t_{\mathrm{DF}}$  | Data Output Fall Time                   |        | 10  | 25  | ns   | 10     |
| $t_{\mathrm{DR}}$  | Data Output Rise Time                   |        | 10  | 25  | ns   | 10     |
| $t_{SR}$           | SCLOCK Rise Time                        |        | 10  | 25  | ns   | 10     |
| $t_{SF}$           | SCLOCK Fall Time                        |        | 10  | 25  | ns   | 10     |
| $t_{SFS}$          | SS High after SCLOCK Edge               | 0      |     |     | ns   | 10     |



Figure 6. SPI Slave Mode Timing (CPHA = 1)

-12- REV. PrG 05/02

# **Preliminary Technical Data**

ADuC814

| Parameter                                                 | Min | Тур | Max | Unit | Figure |
|-----------------------------------------------------------|-----|-----|-----|------|--------|
| SPI SLAVE MODE TIMING (CPHA = 0)                          |     |     |     |      |        |
| t <sub>SS</sub> SS to SCLOCK Edge                         | 0   |     |     | ns   | 11     |
| t <sub>SL</sub> SCLOCK Low Pulsewidth                     |     | 330 |     | ns   | 11     |
| t <sub>SH</sub> SCLOCK High Pulsewidth                    |     | 330 |     | ns   | 11     |
| t <sub>DAV</sub> Data Output Valid after SCLOCK Edge      |     |     | 50  | ns   | 11     |
| t <sub>DSU</sub> Data Input Setup Time before SCLOCK Edge |     | 100 |     | ns   | 11     |
| t <sub>DHD</sub> Data Input Hold Time after SCLOCK Edge   | 100 |     |     | ns   | 11     |
| t <sub>DF</sub> Data Output Fall Time                     |     | 10  | 25  | ns   | 11     |
| t <sub>DR</sub> Data Output Rise Time                     |     | 10  | 25  | ns   | 11     |
| t <sub>SR</sub> SCLOCK Rise Time                          |     | 10  | 25  | ns   | 11     |
| t <sub>SF</sub> SCLOCK Fall Time                          |     | 10  | 25  | ns   | 11     |
| t <sub>SSR</sub> SS to SCLOCK Edge                        |     |     | 50  | ns   | 11     |
| t <sub>DOSS</sub> Data Output Valid after SS Edge         |     |     | 20  | ns   | 11     |
| t <sub>SFS</sub> SS High after SCLOCK Edge                | 0   |     |     | ns   | 11     |



Figure 7. SPI Slave Mode Timing (CPHA = 0)

## ADuC814

## **Preliminary Technical Data**

#### ABSOLUTE MAXIMUM RATINGS1

(T<sub>A</sub> = 25°C unless otherwise noted)

| AV <sub>DD</sub> to AGND                         | -0.3  V to $+7  V$                         |
|--------------------------------------------------|--------------------------------------------|
| DV <sub>DD</sub> to AGND                         | -0.3  V to $+7  V$                         |
| $AV_{DD}$ to $DV_{DD}$                           | -0.3~V to $+0.3~V$                         |
| AGND to DGND <sup>2</sup>                        | -0.3 V to $+0.3$ V                         |
| Analog Input Voltage to AGND <sup>3</sup> -0.3 V | $V$ to $AV_{\rm DD}$ +0.3 $V$              |
| Reference Input Voltage to AGND -0.3             | $8 \text{ V}$ to $AV_{DD} + 0.3 \text{ V}$ |
| Analog Input Current (Indefinite)                | 30 mA                                      |
| Reference Input Current (Indefinite)             | 30 mA                                      |
| Digital Input Voltage to DGND -0.3 V             | $^{\prime}$ to DV <sub>DD</sub> +0.3 V     |
| Digital Output Voltage to DGND-0.3 V             | $^{\prime}$ to DV <sub>DD</sub> +0.3 V     |
| Operating Temperature Range                      | -40°C to $+85$ °C                          |
| Storage Temperature Range                        | -65°C to $+150$ °C                         |
| Junction Temperature                             | 150°C                                      |
| $\theta_{JA}$ Thermal Impedance                  | 97.9°C/W                                   |
| Lead Temperature, Soldering                      |                                            |
| Vapor Phase (60 sec)                             | 215°C                                      |
| Infrared (15 sec)                                | 220°C                                      |
|                                                  |                                            |

<sup>&</sup>lt;sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# PIN CONFIGURATION 28-Lead TSSOP



#### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the XX0000 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



#### **ORDERING GUIDE**

| Model      | Temperature     | Package                           | Package |
|------------|-----------------|-----------------------------------|---------|
|            | Range           | Description                       | Option  |
| ADuC814ARU | -40°C to +125°C | Thin Shrink Small Outline Package | RU-28   |
| ADuC814BRU | -40°C to +125°C | Thin Shrink Small Outline Package | RU-28   |

| QuickStart Development System<br>Model | Description                                                                                                                                                                                                                                                                                     |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EVAL-ADUC814QS                         | Development System for the ADuC814 MicroConverter, Containing: Evaluation Board Serial Port Cable Windows® Serial Downloader (WSD) Windows Debugger (DeBug) Windows ADuC814 Simulator (ADSIM) Windows ADC Analysis Software Program (WASP) 8051 Assembler (Metalink) Example Code Documentation |

<sup>&</sup>lt;sup>2</sup>AGND and DGND are shorted internally on the ADuC814.

<sup>&</sup>lt;sup>3</sup>Applies to P1.2 to P1.7 pins operating in analog or digital input modes.

# Preliminary Technical Data

ADuC814

## PIN FUNCTION DESCRIPTION

| Pin<br>Number | Mnemonic                   | Туре   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------|----------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | DGND                       | S      | Digital ground, ground reference point for the digital circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2             | DLOAD                      | I      | Enables Debug / Serial Download mode when pulled high through a resistor on power-on or RESET. In this mode, DLOAD may also be used as an external emulation I/O pin and therefore the voltage level at this pin must not be changed during this mode of operation as it may cause an emulation interrupt that will halt code execution.  User code is executed when this pin is pulled low on power-on or RESET.                                                                                                       |
| 3-7           | P3.0 - P3.4                | I/O    | P3.0 - P3.4 are bidirectional port pins with internal pull-up resistors. Port 3 pins that have 1s written to them are pulled high by the internal pull-up resistors, and in that state they can be used as inputs. As inputs Port 3 pins being pulled externally low will source current because of the internal pull-up resistors. When driving a 0-to-1 output transition a strong pull-up is active during S1 of the instruction cycle. Port 3 pins also have various secondary functions which are described below. |
| 3             | P3.0 / RXD                 | I/O    | Receiver Data Input (asynchronous) or Data Input/Output (synchronous) in serial (UART) mode.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 4             | P3.1 / TXD                 | I/O    | Transmitter Data Output (asynchronous) or Clock Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5             | P3.2 / INTO                | I/O    | (synchronous) in serial (UART) mode.  Interrupt 0, programmable edge or level triggered Interrupt input, which can be programmed to one of two priority levels. This pin can also be used as agate control input to Timer0.                                                                                                                                                                                                                                                                                             |
| 6             | P3.3 / INT1                | I/O    | Interrupt 1, programmable edge or level triggered Interrupt input, which can be programmed to one of two priority levels. This pin can                                                                                                                                                                                                                                                                                                                                                                                  |
| 7             | P3.4/T0/CONVST             | I/O    | also be used as agate control input to Timer1.  Timer / Counter 0 Input and External Trigger input for ADC conversion start.                                                                                                                                                                                                                                                                                                                                                                                            |
| 8-9           | P1.0 - P1.1                | I/O    | P1.0 - P1.1 are bidirectional port pins with internal pull-up resistors. Port 1 pins that have 1s written to them are pulled high by the internal pull-up resistors, and in that state they can be used as inputs. As inputs Port 1 pins being pulled externally low will source current because of the internal pull-up resistors. When driving a 0-to-1 output transition a strong pull-up is active during S1 of the instruction cycle. Port 1 pins also have various secondary functions which are described below. |
| 8             | P1.0 / T2                  | I/O    | Timer 2 Digital Input. Input to Timer/Counter 2. When Enabled, Counter2 is incremented in response to a 1 to 0 transition of the T2 input.                                                                                                                                                                                                                                                                                                                                                                              |
| 9             | P1.1 / T2EX                | I/O    | Digital Input. Capture / Reload trigger for Counter 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 10            | RESET                      | I      | Reset Input. A high level on this pin while the oscillator is running resets the device. There is an internal weak pull-down and a Schmitt trigger input stage on this pin.                                                                                                                                                                                                                                                                                                                                             |
| 11-12         | P1.2 - P1.3                | I      | Port 1.2 to P1.3, these pins have no digital output drivers, i.e. they can only function as digital inputs, for which 0 must be written to the port bit. These port pins also have the following analog functionality:                                                                                                                                                                                                                                                                                                  |
| 11<br>12      | P1.2 / ADC0<br>P1.3 / ADC1 | I<br>I | ADC Input Channel 0, selected via ADCCON2 SFR ADC Input Channel 1, selected via ADCCON2 SFR                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 13            | AVDD                       | S      | Analog Positive Supply Voltage, +3V or +5V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 14            | AGND                       | G      | Analog Ground. Ground Reference point for the analog circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

## ADuC814

# **Preliminary Technical Data**

| Pin<br>Name | Mnemonic                   | Туре   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|-------------|----------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 16          | $ m V_{REF}$               | I/O    | Reference Input/Output. This pin is connected to the internal reference through a switch and is the reference source for the analog to digital converter. The nominal internal reference voltage is 2.5 V and this appears at the pin. This pin can be used to connect an external reference to the analog to digital converter by setting ADCCON1.6 to 1. Connect 0.1uF between this pin and AGND.                                                                                                                     |  |  |
| 17          | $C_{ m REF}$               | I      | Decoupling input for on-chip reference. Connect 0.1uF between this pin and AGND.                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 18-21       | P1.4 - P1.7                | I      | Port 1.4 to P1.7, these pins have no digital output drivers, i.e. they car only function as digital inputs, for which 0 must be written to the port bit. These port pins also have the following analog functionality:                                                                                                                                                                                                                                                                                                  |  |  |
| 18<br>19    | P1.4 / ADC2<br>P1.5 / ADC3 | I<br>I | ADC Input Channel 2, selected via ADCCON2 SFR ADC Input Channel 2, selected via ADCCON2 SFR                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 20          | P1.6/ADC4/DAC0             | I/O    | ADC Input Channel 4, selected via ADCCON2 SFR. The voltage DAC channel 0 can also be configured to appear on P1.6                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 21          | P1.7/ ADC5/DAC1            | I/O    | ADC Input Channel 5, selected via ADCCON2 SFR. The voltage DAC channel 1 can also be configured to appear on P1.7                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 22-24       | P3.5 - P3.7                | I/O    | P3.5 - P3.7 are bidirectional port pins with internal pull-up resistors. Port 3 pins that have 1s written to them are pulled high by the internal pull-up resistors, and in that state they can be used as inputs. As inputs Port 3 pins being pulled externally low will source current because of the internal pull-up resistors. When driving a 0-to-1 output transition a strong pull-up is active during S1 of the instruction cycle. Port 3 pins also have various secondary functions which are described below. |  |  |
| 22          | P3.5 / T1                  |        | I/O Timer / Counter 1 Input. P3.5 - P3.7 pins also have SPI interface functions. To enable these functions, bit 0 of the CFG814 SFR must be set to 1.                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 22          | P3.5/SS/EXTCLK             | I/O    | This pin also functions as the Slave Select input for the SPI interface when the device is operated in slave mode.  P3.5 can also function as an input for an external clock. This clock effectively bypasses the PLL. This function is enabled by setting bit 1 of the CFG814 SFR.                                                                                                                                                                                                                                     |  |  |
| 23          | P3.6 / MISO                | I/O    | SPI Master Input / Slave Output Data Input/Output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 24          | P3.7 / MOSI                | I/O    | SPI Master Output / Slave Input Data Input/Output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 25          | SCLOCK                     | I/O    | Serial Clock pin for SPI serial interface clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 26          | XTAL1                      | I      | Input to the crystal oscillator inverter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 27          | XTAL2                      | 0      | Output from the crystal oscillator inverter                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 28          | DVDD                       | S      | Analog Positive Supply Voltage, +3V or +5V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |

<sup>\*</sup>I = Input, O = Output, S = Supply.

<sup>1.</sup> In the following descriptions, SET implies a Logic 1 state and CLEARED implies a Logic 0 state unless otherwise stated.

2. In the following descriptions, SET and CLEARED also imply that the bit is set or automatically cleared by the ADuC814 hardware unless otherwise stated.

<sup>3.</sup> User software should not write 1s to reserved or unimplemented bits as they may be used in future products.

ADuC814

#### **TERMINOLOGY**

#### **ADC SPECIFICATIONS**

#### **Integral Nonlinearity**

This is the maximum deviation of any code from a straight line passing through the endpoints of the ADC transfer function. The endpoints of the transfer function are zero scale, a point 1/2 LSB below the first code transition and full-scale, a point 1/2 LSB above the last code transition.

#### **Differential Nonlinearity**

This is the difference between the measured and the ideal 1 LSB change between any two adjacent codes in the ADC.

#### **Offset Error**

This is the deviation of the first code transition (0000 . . . 000) to (0000 . . . 001) from the ideal, i.e.,  $\pm 1/2$  LSB.

#### **Full-Scale Error**

This is the deviation of the last code transition from the ideal AIN voltage (Full-Scale – 1.5 LSB) after the offset error has been adjusted out.

#### Signal to (Noise + Distortion) Ratio

This is the measured ratio of signal to (noise + distortion) at the output of the A/D converter. The signal is the rms amplitude of the fundamental. Noise is the rms sum of all nonfundamental signals up to half the sampling frequency (fs/2), excluding dc. The ratio is dependent upon the number of quantization levels in the digitization process; the more levels, the smaller the quantization noise. The theoretical signal to (noise + distortion) ratio for an ideal N-bit converter with a sine wave input is given by:

Signal to (Noise + Distortion) = (6.02N + 1.76) dBThus for a 12-bit converter, this is 74 dB.

#### **Total Harmonic Distortion**

Total Harmonic Distortion is the ratio of the rms sum of the harmonics to the fundamental.

#### **Peak Harmonic or Spurious Noise**

Peak Harmonic or Spurious noise is defined as the ratio of the rms value of the next largest component in the ADC output spectrum (up to f/2 and including dc) to the rm value of the fundemental. Normally, the value of this specification is determined by the largest harmonic in the spectrum, but for ADCs where the harmonics are buried in the noise floor, it will be the noise peak.

#### DAC SPECIFICATIONS

#### **Relative Accuracy**

Relative accuracy or endpoint linearity is a measure of the maximum deviation from a straight line passing through the endpoints of the DAC transfer function. It is measured after adjusting for zero error and full-scale error.

#### **Voltage Output Settling Time**

This is the amount of time it takes for the output to settle to a specified level for a full-scale input change.

#### **Digital-to-Analog Glitch Impulse**

This is the amount of charge injected into the analog output when the inputs change state. It is specified as the area of the glitch in nV sec.

## ADuC814

#### **Typical Performance Curves:**

The typical performance plots presented in this section illustrate typical performance of the ADuC814 under various operating conditions. It should be noted that all typical plots in this section were generated using the ADuC814BS i.e. the B-grade part.

TPC1 and TPC2 below show typical ADC Integral Nonlinearity (INL) errors from ADC code 0 to code 4095 at 5V and 3V supplies respectively. The ADC is using its internal reference (2.5V) and operating at a sampling rate of 152kHz and the tpyically worst case errors in both plots is just less than 0.3LSBs.



TPC1: Typical INL Error,  $V_{DD}$ =5V



TPC2: Typical INL Error,  $V_{DD}$ =3V

TPC3 and TPC4 below show the variation in Worst Case Positive (WCP) INL and Worst Case Negative (WCN) INL versus external reference input voltage.



TPC3: Typical Worst Case INL Error versus Vref, V<sub>DD</sub>=5V

## **Preliminary Technical Data**



TPC4: Typical Worst Case INL Error versus Vref, V<sub>DD</sub>=3V

TPC5 and TPC6 show typical ADC Differential Nonlinearity (DNL) errors from ADC code 0 to code 4095 at 5V and 3V supplies respectively. The ADC is using its internal reference (2.5V) and operating at a sampling rate of 152kHz and the typically worst case errors in both plots is just less than 0.2LSBs.



TPC5: Typical DNL Error,  $V_{DD}$ =5V



TPC6: Typical DNL Error,  $V_{DD}$ =3V

TPC7 and TPC8 show the variation in Worst Case Positive (WCP) DNL and Worst Case Negative (WCN) DNL versus external reference input voltage.

ADuC814



TPC7: Typical Worst Case DNL Error versus Vref,  $V_{DD}$ =5V



TPC8: Typical Worst Case DNL Error versus Vref,  $V_{DD}$ =3V

TPC9 shows a histogram plot of 10,000 ADC conversion results on a dc input with  $V_{\rm DD}$ = 5V. The plot illustrates an excellent code distribution pointing to the low noise performance of the on-chip precision ADC.



TPC9: Code Histogram plot,  $V_{DD} = 5V$ .

TPC10 shows a histogram plot of 10,000 ADC conversion results on a dc input for  $V_{\rm DD}$ = 3V. The plot again illustrates a very tight code distribution of 1LSB with themajority of codes appearing in one output bin.



TPC10: Code Histogram Plot,  $V_{DD} = 5$ .

TPC11 and TPC12 show typical FFT plots for the ADuC814. These plots were generated using an external clock input via P3.5. The ADC is using its internal reference (2.5V) sampling a full-scale, 10kHz sine-wave test tone input at a sampling rate of 149.79kHz. The resultant FFTs shown at 5V and 3V supplies illustrate an excellent 100dB noise floor, 71dBs Signal-to-Noise Ratio (SNR) and THD greater than -80dBs.



TPC11: ADuC814 Dynamic Performance at  $V_{DD}$ =5V



TPC12: ADuC814 Dynamic Performance at  $V_{DD}$ =3V

TPC13 and TPC14 show typical dynamic performance versus external reference voltages. Again excellent AC performace can be observed in both plots with some roll-off being observed as Vref falls below 1V.



TPC13: Typical Dynamic Performance versus Vref,  $V_{DD}$ =5V



TPC14: Typical Dynamic Performance versus Vref,  $V_{DD}$ =3V

ADuC814

#### **ADuC814 ARCHITECTURE, MAIN FEATURES**

The ADuC814 is a fully integrated 247kSPS 12-bit data acquisition system incorporating a high performance multichannel ADC, an 8-bit MCU, and program/data Flash/EE Memory on a single chip.

This low power device operates from a 32kHz crystal with an on-chip PLL generating a high-frequency clock of 16.78 MHz. This clock is in turn, routed through a programmable clock divider from which the MCU core clock operating frequency is generated.

The microcontroller core is an 8052 and therefore 8051-instruction-set-compatible. The microcontroller core machine cycle consists of 12 core clock periods of the selected core operating frequency. 8Kbytes of nonvolatile Flash/EE program memory are provided on-chip. 640 bytes of nonvolatile Flash/EE data memory and 256 bytes RAM are also integrated on-chip.

The ADuC814 also incorporates additional analog functionality with dual 12-bit DAC's, power supply monitor, and a bandgap reference. On-chip digital peripherals include a watchdog timer, time interval counter, three timer/counters, and two serial I/O ports (SPI, UART).

On-chip factory firmware supports in-circuit serial download and debug modes (via UART), as well as single-pin emulation mode via the DLOAD pin. A detailed functional block diagram of the ADuC814 is shown below in Figure 8.

The ADuC814 is supported by a QuickStart <sup>TM</sup> Development System. This is a full featured low cost system, consisting of PC-based (Windows compatible) hardware and software development tools.

The part operates from a single 3 V or 5 V supply. When operating from 3 V supplies, the power dissipation for the part is below 10 mW. The ADuC814 is housed in a 28-lead TSSOP package and is specified for operation over an extended temperature ranges  $-40^{\circ}$ C to  $+125^{\circ}$ C.



Figure 8. ADuC814 Block Diagram

## ADuC814

#### MEMORY ORGANIZATION

The ADuC814 does not have Port 0 and Port 2 pins and therefore does not support external Program and Data memory interfaces. The device executes code from the internal 8K Byte Flash/EE program memory. This internal code space can be programmed via the UART serial port while the device is in-circuit. The program memory space of the ADuC814 is shown in figure 9 below.



Figure 9. Program Memory Map

The data memory address space consists of internal memory only. The internal memory space is divided into four physically separate and distinct blocks, namely the lower 128 bytes of RAM, the upper 128 bytes of RAM, the 128 bytes of special function register (SFR) area, and a 640-byte Flash/EE Data memory. While the upper 128 bytes of RAM, and the SFR area share the same address locations, they are accessed through different addressing modes.

The lower 128 bytes of data memory can be accessed through direct or indirect addressing, the upper 128 bytes of RAM can be accessed through indirect addressing, and the SFR area is accessed through direct addressing.

Also, as shown in Figure 10, the additional 640 Bytes of Flash/EE Data Memory are available to the user and can be accessed indirectly via a group of control registers mapped into the Special Function Register (SFR) area. Access to the Flash/EE Data memory is discussed in detail later as part of the Flash/EE memory section in this data sheet.

## **Preliminary Technical Data**



Figure 10. Data Memory Map

The lower 128 bytes of internal data memory are mapped as shown in Figure 11. The lowest 32 bytes are grouped into four banks of eight registers addressed as R0 through R7. The next 16 bytes (128 bits), locations 20Hex through 2FHex above the register banks, form a block of directly addressable bit locations at bit addresses 00H through 7FH. The stack can be located anywhere in the internal memory address space, and the stack depth can be expanded up to 256 bytes.



Figure 11. Lower 128 Bytes of Internal Data Memory

Reset initializes the stack pointer to location 07 hex and increments it once to start from locations 08 hex which is also the first register (R0) of register bank 1. If more than one register bank is being used, the stack pointer should be initialized to an area of RAM not used for data storage.

ADuC814

The SFR space is mapped to the upper 128 bytes of internal data memory space and accessed by direct addressing only. It provides an interface between the CPU and all onchip peripherals. A block diagram showing the programming model of the ADuC814 via the SFR area is shown in Figure 12. A complete SFR map is shown in Figure 14.



Figure 12. Programming Model

#### OVERVIEW OF MCU-RELATED SFRS

#### Accumulator SFR

ACC is the Accumulator register and is used for math operations including addition, subtraction, integer multiplication and division, and Boolean bit manipulations. The mnemonics for accumulator-specific instructions refer to the Accumulator as A.

#### **B SFR**

The B register is used with the ACC for multiplication and division operations. For other instructions it can be treated as a general-purpose scratchpad register.

#### Stack Pointer SFR

The SP register is the stack pointer and is used to hold an internal RAM address that is called the 'top of the stack.' The SP register is incremented before data is stored during PUSH and CALL executions. While the Stack may reside anywhere in on-chip RAM, the SP register is initialized to 07H after a reset. This causes the stack to begin at location 08H.

#### **Data Pointer**

The Data Pointer is made up of two 8-bit registers, named DPH (high byte) and DPL (low byte). These are used to provide memory addresses for internal code access. It may be manipulated as a 16-bit register (DPTR = DPH, DPL), or as two independent 8-bit registers (DPH, DPL).

#### **Program Status Word SFR**

The PSW register is the Program Status Word which contains several bits reflecting the current status of the CPU as detailed in Table I.

SFR Address D0H
Power ON Default Value 00H
Bit Addressable Yes

| 1  |     |    |    |     |     |     |     |     |
|----|-----|----|----|-----|-----|-----|-----|-----|
| ı  | CY  | ۸. | F0 | DC1 | Den | οv  | E4  | ь   |
| ı  | C I | AC | FU | KSI | KSU | U V | F I | _ F |
| -1 |     |    |    |     |     |     |     |     |

Table I. PSW SFR Bit Designations

| Bit | Name | Description               |
|-----|------|---------------------------|
| 7   | CY   | Carry Flag                |
| 6   | AC   | Auxiliary Carry Flag      |
| 5   | F0   | General-Purpose Flag      |
| 4   | RS1  | Register Bank Select Bits |
| 3   | RS0  | RS1 RS0 Selected          |
|     |      | Bank                      |
|     |      | 0 0 0                     |
|     |      | 0 1 1                     |
|     |      | 1 0 2                     |
|     |      | 1 1 3                     |
| 2   | ov   | Overflow Flag             |
| 1   | F1   | General-Purpose Flag      |
| 0   | P    | Parity Bit                |

#### **Power Control SFR**

The Power Control (PCON) register contains bits for power-saving options and general-purpose status flags as shown in Table II.

SFR Address 87H
Power ON Default Value 00H
Bit Addressable No

| I | SMOD | CEDIDO | INT0PD     | GF1 | CEO | PD | IDI | - |
|---|------|--------|------------|-----|-----|----|-----|---|
|   | SMOD | SEKIPU | ט אט ו און | GFI | GFU | עק | IDL |   |

Table II. PCON SFR Bit Designations

| Bit | Name   | Description                        |
|-----|--------|------------------------------------|
| 7   | SMOD   | Double UART Baud Rate              |
| 6   | SERIPD | SPI Power-Down Interrupt<br>Enable |
| 5   | INT0PD | INTO Power-Down Interrupt Enable   |
| 4   | RSVD   | Reserved for Future use            |
| 3   | GF1    | General-Purpose Flag Bit           |
| 2   | GF0    | General-Purpose Flag Bit           |
| 1   | PD     | Power-Down Mode Enable             |
| 0   | IDL    | Idle Mode Enable                   |

## ADuC814

#### SPECIAL FUNCTION REGISTERS

All registers except the program counter and the four general-purpose register banks, reside in the SFR area. The SFR registers include control, configuration, and data registers that provide an interface between the CPU and all on-chip peripherals.

## **Preliminary Technical Data**

Figure 13 shows a full SFR memory map and SFR contents on RESET; NOT USED indicates unoccupied SFR locations.

Unoccupied locations in the SFR address space are not implemented; i.e., no register exists at this location. If an unoccupied location is read, an unspecified value is returned. SFR locations reserved for future use are shaded (RESERVED) and should not be accessed by user software.





Figure 13. Special Function Register Locations and Reset Values

-24-

#### SFR Notes:

- <sup>1</sup> SFRs whose address ends in 0H or 8H are bit addressable.
- <sup>2</sup> Only P1.0 and P1.1 can operate as Digital I/O Pins. P1.2 P1.7 can be configured as analog inputs (i.e. adc inputs) or digital inputs.
- <sup>3</sup> The CHIPID SFR contains the silicon revision id byte and may change for future silicon revisions.
- <sup>4</sup> These registers are reconfigured at power-on with factory calculated calibration coefficients, which can be overwritten by user code. See calibration options in ADCCON3 SFR.
- <sup>5</sup> When the SPIM bit in the SPICON SFR is Cleared, then the SPR0 bit will reflect the level on the SS pin (pin#22).

## ADuC814

#### ADC CIRCUIT INFORMATION

#### **GENERAL OVERVIEW**

The ADC conversion block incorporates a 4.05  $\mu sec,$  6-channel, 12-bit resolution, single supply A/D converter. This block provides the user with multichannel multiplexor, track/hold amplifier, on-chip reference, offset calibration features and A/D converter. All components in this block are easily configured via a 3 register SFR interface

The A/D converter consists of a conventional successive-approximation converter based around a capacitor DAC. The converter accepts an analog input range of 0 to  $V_{\rm REF}.$  A high precision, factory calibrated 2.5V reference is provided on-chip. An external reference may also be used via the external  $V_{\rm REF}$  pin. This external reference can be in the range 1.0V to  $AV_{\rm DD}.$ 

Single or Continuous conversion modes can be initiated in software. In hardware, a convert signal can be applied to an external pin (CONVST) or alternatively Timer 2 can be configured to generate a repetitive trigger for ADC conversions.

The ADuC814 has high speed ADC to SPI interface data capture logic implemented on-chip. Once configured, this logic transfers the ADC data to the SPI interface without the need for CPU intervention.

The ADC has six external input channels. Two of the ADC channels are multiplexed with the DAC outputs, ADC4 with DAC0 and ADC5 with DAC1. When the DAC outputs are in use, any ADC conversion on these channels will represent the DAC output voltage. Due care must be taken to ensure that no external signal is trying to drive these ADC/DAC channels while the DAC outputs are enabled.

In addition to the six external channels of the ADC, five internal signals are also routed through the frontend multiplexor. These signals include a Temperature Monitor, DAC0, DAC1,  $V_{REF}$ , and AGND. The temperature monitor is a voltage output from an On-Chip bandgap reference which is proportional to absolute temperature. These internal channels can be selected similarly to the external channels via CS3 - CS0 bits in the ADCCON2 SFR.

The ADuC814 is shipped with factory programmed offset and gain calibration coefficients which are automatically downloaded to the ADC on a power-on or RESET event, ensuring optimum ADC performance. The ADC core contains automatic endpoint self-calibration and system calibration options that will allow the user to overwrite the factory programmed coefficients if desired and tailor the ADC transfer function to the system in which it is being used.

#### **ADC Transfer Function**

The analog input range for the ADC is 0 V to  $V_{REF}$ . For this range, the designed code transitions occur midway between successive integer LSB values (i.e., 1/2 LSB, 3/2 LSBs, 5/2 LSBs . . . FS –3/2 LSBs). The output coding is straight binary with 1 LSB = FS/4096 or 2.5 V/4096 = 0.61 mV when  $V_{REF}$  = 2.5 V. The ideal input/output transfer characteristic for the 0 to  $V_{REF}$  range is shown in Figure 14.



Figure 14. ADuC814 ADC Transfer Function

#### **ADC Data Output Format**

Once configured via the ADCCON 1-3 SFRs the ADC will convert the analog input and provide an ADC 12-bit result word in the ADCDATAH/L SFRs.

The ADCDATAL SFR contains the bottom 8bits of the 12-bit result. The bottom nibble of the ADCDATAH SFR contains the top 4 bits of the result while the top nibble contains the channel ID of the ADC channel which has been converted. This ID will correspond to the channel selection bits CD3 - CD0 in the ADCCON2 SFR. The format of the ADC 12-bit result word is shown in Figure 15.



Figure 15. ADC Result Format

## ADuC814

## **Preliminary Technical Data**

#### SFR INTERFACE TO ADC BLOCK

The ADC operation is fully controlled via 3 SFR's, ADCCON1, ADCCON2, and ADCCON3. These 3 registers control the mode of operation,

ADCCON1 - (ADC Control SFR #1)

The ADCCON1 register controls conversion and acquisition times, hardware conversion modes and power-down modes as

detailed below.

SFR Address : EFH

SFR Power On Default Value: 00H

| T. |      |         | 1   | 1   | 1   | 1     |     |     |
|----|------|---------|-----|-----|-----|-------|-----|-----|
|    |      |         |     |     |     |       |     | l   |
|    | MODE | FYT REE | CK1 | CKO | ΔΩ1 | A O O | TOC | EVC |
|    | MODE |         | UNI | CK0 | AQI | AQU   | 120 |     |

#### Table III. ADCCON1 SFR Bit Designations

| Bit    | Name       | Description                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|--------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7      | MODE       | The Mode bit This bit selects the operating mode of the ADC Set to '1' = Power on the ADC. Set to '0' = Power down the ADC.                                                                                                                                                                                                                    |  |  |  |
| 6      | EXT_REF    | External Reference Select bit This bit selects which reference the ADC will use when performing a conversion. Set to '1' = Switches in an External Reference. Set to '0' = The On-Chip Bandgap Reference will be used.                                                                                                                         |  |  |  |
| 5<br>4 | CK1<br>CK0 | The ADC Clock Divide bits CK1 and CK0 combine to select the divide ratio for the PLL master clock used to generate the ADC clock. To ensure correct ADC operation, the divider ratio must be chosen to reduce the ADC clock to 4.5MHz and below.  The divider ratio is selected as follows:  CK1 CK0 PLL Divider  0 0 8  0 1 4  1 0 16  1 1 32 |  |  |  |
| .3 2   | AQ1<br>AQ0 | The ADC Acquisition Time select bits  AQ1 and AQ0 combine to select the number of ADC clocks required for the input track/hold amplifier to acquire the input signal.  The Acquisition time is selected as follows:  AQ1 AQ0 #ADC Clks  0 0 1  0 1 2  1 0 3  1 1 4                                                                             |  |  |  |
| 1      | T2C        | The Timer2 conversion bit T2C is set to enable the Timer2 overflow bit to be used as the ADC convert start trigger input.                                                                                                                                                                                                                      |  |  |  |
| .0     | EXC        | The External Trigger enable bit EXC is set to allow the external CONVST pin be used as the active low convert start trigger input.  When enabled, a rising edge on this input pin trigger a conversion. This pin should remain low for a minimum pulse width of 100nSecs at the required sample rate.                                          |  |  |  |

-26-

## **Preliminary Technical Data**

ADuC814

ADCCON2 - (ADC Control SFR #2)

The ADCCON2 (byte addressable) register controls ADC channel selection and conversion modes as detailed below.

SFR Address : D8H
SFR Power On Default Value : 00H
Bit Addressable : YES

| ADCI                                    | ADCSPI | CCONV | SCONV | CS3 | CS2 | CS1 | CS0 |
|-----------------------------------------|--------|-------|-------|-----|-----|-----|-----|
| , , , , , , , , , , , , , , , , , , , , |        | 000   | 000   | 000 |     |     |     |

Table IV. A ADCCON2 SFR Bit Designations

| Bit              | Name                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7                | ADCI                     | The ADC interrupt bit ADCI is set at the end of a single ADC conversion cycle. If the ADC interrupt is enabled, the ADCI bit is cleared when user code vectors to the ADC Interrupt Routine. Otherwise the ADCI bit should be cleared by user code.                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 6                | ADCSPI                   | The ADCSPI Mode enable bit ADCSPI is set to enable the ADC conversion results to be transferred directly to the SPI data buffer (SPIDAT) without intervention from the CPU.                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 5                | CCONV                    | The Continuous Conversion bit CCONV is set to initiate the ADC into a continuous mode of conversion. In this mode the ADC starts converting based on the timing and channel configuration already setup in the ADCCON SFRs. The ADC automatically starts another conversion once a previous conversion cycle has completed. When operating in this mode from 3V supplies, the ADC should be configured for ADC clock divide of 16 using CK1 and CK0 bits in ADCCON1, and ADC acquisition time should be set to 4 ADC clocks using AQ1, AQ0 bits in ADCCON1 SFR. |  |  |  |  |  |
| 4                | SCONV                    | The Single Conversion bit SCONV is set to initiate a single conversion cycle. The SCONV bit is automatically reset to '0' on completion of the single conversion cycle. When operating in this mode from 3V supplies, the maximum ADC sampling rate should not exceed 147kSPS.                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 3<br>2<br>1<br>0 | CS3<br>CS2<br>CS1<br>CS0 | The Channel Selection bits CS3 - CS0 allow the user to program the ADC channel selection under software control. Once a conversion is initiated the channel converted will be pointed to by these channel selection bits. The Channel Select bits operate as follows: CS3 CS2 CS1 CS0 CH# 0 0 0 0 0 0 0 0 0 1 1 0 0 0 1 0 2 0 0 1 1 3 0 1 0 0 4 0 1 0 1 5 0 1 1 0 X No ADC Channel selected 0 1 1 1 X No ADC Channel selected 1 0 0 0 Temp Monitor 1 0 0 1 DAC0 1 0 1 0 AGND 1 1 0 AGND 1 1 0 AGND                                                              |  |  |  |  |  |

## ADuC814

# **Preliminary Technical Data**

#### ADCCON3 (ADC Control SFR #3)

The ADCCON3 register controls the operation of various calibration modes as well as giving an indication of ADC busy status.

SFR Address: F5H
SFR Power On Default Value: 00H

| BUSY GNCLD AVGS1 | AVGS0 OFCLD | MODCAL TYPECAL | SCAL |
|------------------|-------------|----------------|------|
|------------------|-------------|----------------|------|

#### Table V. A ADCCON2 SFR Bit Designations

| Bit   | Name           | Description                                                                                                                                                                                                                            |  |
|-------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7     | BUSY           | The ADC busy status bit BUSY is a read only status bit that is set during a valid ADC conversion or calibration cycle. Busy is automatically cleared by the core at the end of a conversion or calibration cycle.                      |  |
| 6     | GNCLD          | Gain Calibration disable bit.  This bit enables/disables the offset calibration coefficients from affecting the ADC results.  Set to 0 to enable gain calibration coefficient  Set to 1 to disable gain calibration coefficient        |  |
| 5 . 4 | AVGS1<br>AVGS0 | Number of Averages selection bits. This bit selects the number of ADC readings averaged for each bit decision during a calibration cycle.  AVGS1 AVGS0                                                                                 |  |
| 3     | OFCLD          | Offset Calibration Disable bit. This bit enables/disables the offset calibration coefficients from affecting the ADC results. Set to 0 to enable offset calibration coefficient Set to 1 to disable the offset calibration coefficient |  |
| 2     | MODCAL         | Calibration Mode select bit. This bit should be set to 1 for all calibration cycles.                                                                                                                                                   |  |
| 1     | TYPECAL        | Calibration Type select bit. This bit selects between Offset (zeroscale) and gain (fullscale) calibration. Set to 0 for Offset calibration Set to 1 for Gain calibration                                                               |  |
| 0     | SCAL           | Start Calibration Cycle bit. When set, this bit starts the selected calibration cycle. It is automatically cleared when the calibration cycle is completed.                                                                            |  |

-28-

## ADuC814

#### DRIVING THE A/D CONVERTER

The ADC incorporates a successive approximation (SAR) architecture involving a charge-sampled input stage. Figure 16 shows the equivalent circuit of the analog input section. Each ADC conversion is divided into two distinct phases as defined by the position of the switches in Figure 17. During the sampling phase (with SW1 and SW2 in the "track" position) a charge proportional to the voltage on the analog input is

developed across the input sampling capacitor. During the conversion phase (with both switches in the "hold" position) the capacitor DAC is adjusted via internal SAR logic until the voltage on node A is zero indicating that the sampled charge on the input capacitor is balanced out by the charge being output by the capacitor DAC. The digital value finally contained in the SAR is then latched out as the result of the ADC

conversion. Control of the SAR, and timing of acquisition and sampling modes, is handled automatically by built-in ADC control logic. Acquisition and conversion times are also fully configurable under user control.\



Figure 17. Internal ADC structure

Note that whenever a new input channel is selected, a residual charge from the 32pF sampling capacitor places a transient on the newly selected input. The signal source must be capable of recovering from this transient before the sampling switches click into "hold" mode. Delays can be inserted in software (between channel selection and conversion request) to account for input stage settling, but a hardware solution will alleviate this burden from the software design task and will ultimately result in a cleaner system implementation.

One hardware solution would be to choose a very fast settling op amp to drive each analog input. Such an op amp would need to fully settle from a small signal transient in less than 300ns in order to guarantee adequate settling under all software configurations. A better solution, recommended for use with any amplifier, is shown in Figure 18.



Figure 18. Buffering Analog Inputs

Though at first glance the circuit in Figure 18 may look like a simple anti-aliasing filter, it actually serves no such purpose. Though the R/C does help to reject some incoming high-frequency noise, its primary function is to ensure that the transient demands of the ADC input stage are met. It does so by providing a capacitive bank from which the 32pF sampling capacitor can draw its charge. Since the  $0.1\mu F$  capacitor in Figure 18 is more than 3000 times the size of the 32pF sampling capacitor, its voltage will not change by more than one count of the 12-bit transfer function when the 32pF charge from a previous channel is dumped onto it. A larger capacitor can be used if desired, but care will need to be taken if choosing a larger resistor (for reasons described below).

The Schottky diodes in Figure 18 may be necessary to limit the voltage applied to the analog input pin as per the datasheet absolute maximum ratings. They are not necessary if the op amp is powered from the same supply as the ADuC814 since in that case the op amp is unable to generate voltages above VDD or below ground. An op amp of some kind is necessary unless the signal source is very low impedance to begin with DC leakage.

source is very low impedance to begin with. DC leakage currents at the ADuC814's analog inputs can cause measurable DC errors with external source impedances as little as  $100\Omega$  or so. To ensure accurate ADC operation, keep the total source impedance at each analog input less than  $61\Omega$ . Table VI illustrates examples of how source impedance can affect DC accuracy.

Table VI: Source Impedance Errors

| Source<br>Impedance | Error from 1µA<br>Leakage Current | Error from10µA<br>Leakage Current |
|---------------------|-----------------------------------|-----------------------------------|
| 61 Ohms             | $61\mu V = 0.1 LSB$               | $610\mu V = 1 LSB$                |
| 610 Ohms            | $610\mu V = 1 LSB$                | 6.1 mV = 10  LSB                  |

## ADuC814

Although Figure 18 shows the op amp operating at a gain of 1, you can of course configure it for any gain needed. Also, you can just as easily use an instrumentation amplifier in its place to condition differential signals. Use any modern amplifier that is capable of delivering the signal (0 to  $V_{REF}$ ) with minimal saturation. Some single-supply rail-to-rail op-amps that are useful for this purpose include, but are certainly not limited to, the ones given in Table VII. Check Analog Devices literature (CD ROM data book, etc.) for details on these and other op amps and instrumentation amps.

#### Table VII - Some single-supply op amps

#### **Op Amp Model Characteristics**

| OP281/481     | micropower                                |
|---------------|-------------------------------------------|
| OP191/291/491 | I/O good up to V <sub>DD</sub> , low cost |
| OP196/296/496 | I/O to $V_{DD}$ , micropwr, low cost      |
| OP183/283     | high gain-bandwidth product               |
| OP162/262/462 | high GBP, micro package                   |
| AD820/822/824 | FET input, low cost                       |
| AD823         | FET input, high GBP                       |
|               |                                           |

Keep in mind that the ADC's transfer function is 0 to  $V_{REF}$ , and any signal range lost to amplifier saturation near ground will impact dynamic range. Though the op amps in Table 2 are capable of delivering output signals very closely approaching ground, no amplifier can deliver signals all the way to ground when powered by a single supply. Therefore, if a negative supply is available, you might consider using it to power the front-end amplifiers. If you do, however, be sure to include the Schottky diodes shown in Figure 18 (or at least the lower of the two diodes) to protect the analog input from under-voltage conditions.

#### VOLTAGE REFERENCE CONNECTIONS

The on-chip 2.5V bandgap voltage reference can be used as the reference source for the ADC and DACs. In order to ensure the accuracy of the voltage reference you must decouple the VREF and the CREF pin to ground with  $0.1\mu F$  capacitors as shown in Figure 19.



Figure 19. Decoupling  $V_{RFF}$  and  $C_{RFF}$ .

## **Preliminary Technical Data**

If the internal voltage reference is to be used as a reference for external circuitry, the  $C_{\rm REF}$  output should be used. However, a buffer must be used in this case to ensure that no current is drawn from the  $C_{\rm REF}$  pin itself. The voltage on the  $C_{\rm REF}$  pin is that of an internal node within the buffer block, and its voltage is critical to ADC and DAC accuracy. As outlined in Reference Input/Output section of the specification section, the internal bandgap reference will take typically 80msecs to power on and settle to its final value. To ensure accurate ADC operation, you should wait for the ADC to settle after power-on.

If an external voltage reference is preferred, it should be connected to the  $V_{\rm REF}$  and  $C_{\rm REF}$  pins as shown in Figure 20. Bit 6 of the ADCCON1 SFR must be set to 1 to switch in the external reference voltage. To ensure accurate ADC operation, the voltage applied to  $V_{\rm REF}$  must be between 1.0V and  $AV_{\rm DD}.$  In situations where analog input signals are proportional to the power supply (such as some strain-gage applications) it can be desirable to connect the  $V_{\rm REF}$  pin directly to  $AV_{\rm DD}.$ 



Figure 20. Using an external Voltage Reference.

Operation of the ADC with a reference voltage below 1.0V, however, may incur loss of accuracy eventually resulting in missing codes or non-monotonicity. For that reason, do not use a reference voltage less than 1.0V.

## ADuC814

#### CONFIGURING THE ADC

In configuring the ADC a number of parameters need to be setup. These parameters can be configured using the three SFR'S ADCCON1, ADCCON2, and ADCCON3 and are detailed below.

The ADCCLK determines the speed at which the ADC logic runs while performing an ADC conversion. All ADC timing parameters are calculted from the ADCCLK frequency. On the ADuC814, the ADCCLK is derived from the maximum core frequency (Fcore), 16.777216Mhz. The ADCCLK frequency is selected via ADCCON1 bits 5 and 4 which provide four core clock divide ratios of 8, 4, 16, and 32, generating ADCCLK values of 2MHz, 4MHz, 1MHz and 500KHz respectively.

The Acquisition time (Tacq) is the number of ADCCLKs that the ADC input circuitry uses to sample the input signal. In nearly all cases, an acquisition time of one ADCCLK will provide more than adequate time for the ADuC814 to acquire its signal before switching the internal track&hold amplifier into hold mode. The only exception would be a high source impedance analog input, but these should be buffered first anyway since source impedances of greater than  $610\Omega$  can cause DC errors as well. ADCCON1 bits 3 and 2 are used to select acquisition times of 1, 2, 3 and 4 ADCCLKs.

Both the ADCCLK frequency and the acquisition time are used in determining the ADC conversion time. Two other parameters are also used in this calculation. To convert the acquired signal into its corresponding digital output word takes 15 ADCCLK periods (Tconv).

When a conversion is initiated the start of conversion signal is synchronised to the ADCCLK. This synchronisation (Tsync) may take from 0.5 to 1.5 ADCCLKs to occur. The total ADC conversion time Tadc is calculated using the following formula...

$$Tadc = Tsync + Tacq + Tconv$$

Assuming Tsync = 1, Tacq = 1 and Fcore/ADCCLK divider of 4. The total conversion time...

Tadc = 
$$(1 + 1 + 15) * (1 / 4194304)$$
  
Tadc =  $4.05 \mu S$ 

These settings would allow a maximum conversion speed or sampling rate of 246.7kHz.

When converting on the Temperature Monitor channel, the conversion time is not controlled via the ADCCON registers. It is controlled in hardware to set the ADCCLK to Fcore / 32 and use four Acquisition clocks, giving a total ADC conversion time of

Tadc = 
$$(1 + 4 + 15) * (1 / 524288) = 38.14 \mu S$$

Increasing the conversion time on the temperature monitor channel improves the accuracy of the reading. To further improve the accuracy, an external reference with low temperature drift should also be used.

#### INITIATING ADC CONVERSIONS

After the ADC has been turned on and configured, there are four methods of initiating ADC conversions.

Single conversions can be initiated in software by setting the SCONV bit in the ADCCON2 register via user code. This will cause the ADC to perform a single conversion and put the result into the ADCDATAH/L SFRs. The SCONV bit will get cleared as soon as the ADCDATA SFRs have been updated.

Continuous conversion mode can be initiated by setting the CCONV bit in ADCCON2 via user code. This will perform back-to-back conversions at the configured rate (246.7KHz for the settings detailed previously.In this continuous mode, the ADC results must be read from the ADCDATA SFRs before the next conversion is completed to avoid loss of data. Continuous mode can be stopped by clearing the CCONV bit.

An external signal can also be used to initiate ADC conversions. Setting bit 0 in ADCCON1 enables the logic to allow an external start-of-conversion signal on pin7 (CONVST). This active low pulse should be at least 100nS wide. The rising edge of this signal initiates the conversion

Timer 2 can also be used to initiate converions. Setting bit 1 of ADCCON1 enables the Timer 2 overflow signal to start a conversion. For Timer 2 configuration information, see the Timers section later in this datasheet.

For both external *CONVST* and Timer 2 overflow, the conversion rate must be equal to or greater than the conversion time (Tadc) to avoid incorrect ADC results.

When Initiating conversions, the user must ensure that only one of the trigger modes is active at any one time. Initiating conversions with more than one of the trigger modes active will result in erratic ADC behaviour.

## ADuC814

#### ADC HIGH SPEED DATA CAPTURE MODE

The on-chip ADC has been designed to run at a maximum conversion speed of  $4.05\mu S$  (247kHz sampling rate). When converting at this rate the ADuC814 micro has  $4.05\mu S$  to read the ADC result and store it in memory for further post processing, otherwise the next ADC sample could be lost. The time taken to complete a conversion and store the ADC results without errors is known as the 'Throughput' rate. In an interrupt driven routine the micro would also have to jump to the ADC Interrupt Service routine which will decrease the throughput rate of the ADuC814. In applications where the ADuC814 standard operating mode throughput is not fast enough, an ADC High Speed Data Capture (HSDC) mode is provided.

In HSDC mode, ADC results are transferred to the SPI logic without intervention from the ADuC814 core logic. In applications where the ADC throughput is slow, the HSDC logic operates in non-pipelined mode (Figure 21a). In this mode there is adequate time for the ADC conversion and the ADC to SPI data transfer to complete before the next start of conversion. As the ADC throughput increases, the HSDC logic begins to operate in pipelined mode as shown in Figure 21 b.



Figure 21. High Speed Data Capture Logic Timing

In this mode, the ADC to SPI data transfer occurs during the next ADC conversion. The user must ensure that the ADC to SPI transfer rate completes before the current ADC conversion ends to avoid loss of an ADC result.

To enable HSDC mode, bit 6 in ADCCON2 (ADCSPI) must be set and enables the ADuC814 to capture a contiguous sample stream at full ADC update rates (247kHz).

To configure the ADuC814 into HSDC mode the following steps must be followed.

- 1. The ADC must be put into one of its conversion modes.
- 2. The SPI Interface must be configured (SPI interface configuration is detailed later in this datasheet).
- 3. Enable HSDC by setting the ADCSPI bit in the  $ADCCON2\ SFR$ .
- 4. Apply Trigger signal to the ADC to perform conversions

## **Preliminary Technical Data**

Once configured and enabled the ADC results will be transfered from the ADCDATAH/L SFRs to the SPIDAT register. Figure 22 show the HSDC logic configuration once the mode is enabled. The ADC result is transmitted most significant bit first. In this case the Channel ID will be transmitted first followed by the 12-bit ADC result. When this mode is enabled, normal SPI and port 3 operation is disabled, however, the core is free to continue code execution, including general housekeeping and communication tasks. This mode is disabled by clearing the ADCSPI bit.



Figure 22. High Speed Data Capture Logic.

#### ADC OFFSET AND GAIN CALIBRATION OVERVIEW

The ADC block incorporates calibration hardware and associated SFR's that ensures optimum offset and gain performance from the ADC at all times.

As part of internal factory final test routines, the ADuC814 is calibrated to its offset and gain specifications. The offset and gain coefficients obtained from this factory calibration are stored in non-volatile Flash/EE memory. These are downloaded from the Flash/EE memory to offset and gain calibration registers automatically on a power-up or reset event.

In many applications this auto-calibration download function suffices. However, the ADuC814 ADC offset and gain accuracy may vary from system to system due to board layout, grounding, clock speed, or system configuration. To get the best ADC accuracy in your system, an ADC calibration should be performed.

Two main advantages are derived from ensuring the ADC calibration registers are initialized correctly. Firstly, the internal errors in the ADC can be reduced significantly to give superior dc performance; and secondly, system offset and gain errors can be removed. This allows the user to remove reference errors (whether it be internal or external reference) and to make use of the full dynamic range of the ADC by adjusting the analog input range of the part for a specific system.

## ADuC814

#### ADC OFFSET AND GAIN CALIBRATION **COEFFICIENTS**

The ADuC814 has two ADC calibration coefficients, one for offset calibration and one for gain calibration. Both the offset and gain calibration coefficients are 14 bit words, and are each stored in two registers located in the Special Function Register (SFR) area. The offset calibration coefficient is divided into ADCOFSH (6 bits) and ADCOFSL (8 bits) and the gain calibration coefficient is divided into ADCGAINH (6 bits) and ADCGAINL (8 bits).

The offset calibration coefficient compensates for DC offset errors in both the ADC and the input signal. Increasing the offset coefficient compensates for positive offset, and effectively pushes the ADC Transfer Function DOWN. Decreasing the offset coefficient compensates for negative offset, and effectively pushes the ADC Transfer Function UP. The maximum offset that can be compensated is typically  $\pm$  3.5% of VREF, which equates to typically  $\pm 87.5 \text{mV}$  with a 2.5V reference.

Similarly, the gain calibration coefficient compensates for DC gain errors in both the ADC and the input signal. Increasing the gain coefficient, compensates for a smaller analog input signal range and scales the ADC Transfer Function UP, effectively increasing the slope of the transfer function. Decreasing the gain coefficient, compensates for a larger analog input signal range and scales the ADC Transfer Function DOWN, effectively decreasing the slope of the transfer function. The maximum analog input signal range for which the gain coefficient can compensate is 1.035 \* VREF and the minimum input range is 0.965 \* VREF which equates to typically ±3.5% of the reference voltage.

#### CALIBRATING THE ADC

There are two hardware calibration modes provided which can be easily initiated by user software. The ADCCON3 SFR is used to calibrate the ADC. Bit 1 (CALTYP) and the CD3 to CD0 (ADCCON2) set up the calibration modes. The following table indicates the mode setup by this bit.

Device Calibration can be initiated to compensate for significant changes in operating conditions frequency, analog input range, reference voltage and supply voltages). In this calibration mode, offset calibration uses internal AGND selected via ADCCON2 register bits CD3-CD0 (1011) and gain calibration uses internal VREF select by CD3-CD0 (1100). Offset calibration should be executed first, followed by gain calibration.

System calibration can be initiated to compensate for both internal and external system errors. To perform system calibration using an external reference, tie system ground and reference to any two of the the six selectable inputs. Enable external reference mode (ADCCON1.6). Select the channel connected to AGND via CD3-CD0 and perform system offset calibration. Select the channel connected to VREF via CD3-CD0 and perform system gain calibration.

#### INITIATING CALIBRATION IN CODE

When calibrating the ADC, using ADCCON1 the ADC should be set up into the configuraion in which it will be used. The ADCCON3 register can then be used to set the device up and calibrate the ADC offset and gain.

MOV ADCCON1,#0D0H

;ADC on; ADCCLK set to divide by 4, 1 ;acquisition clock

To calibrate Device Offset...

MOV ADCCON2, #0BH MOV ADCCON3,#25H

;select internal AGND ;select offset calibration, ;31 averages per bit, offset calibration

To calibrate Device Gain...

MOV ADCCON2,#0CH MOV ADCCON3,#27H

;select internal VREF ;select offset calibration, ;31 averages per bit, ;offset calibration

To calibrate System Offset... Connect system AGND to an ADC channel input (0). MOV ADCCON2, #00H MOV ADCCON3, #25H

;select external AGND ;select offset calibration, ;31 averages per bit

To calibrate System Gain... Connect system AGND to an ADC channel input (1). MOV ADCCON2,#01H MOV ADCCON3,#27H

;select external VREF ;select offset calibration, ;31 averages per bit, :offset calibration

The calibration cycle time Tcal is calculated by the following equation...

 $Tcal = 14 \times ADCCLK \times NUMAV \times (16+Tacq)$ 

For an ADCCLK/Fcore divide ratio of 4, a Tacq = 1 ADCCLK, NUMAV = 15, the calibration cycle time...

 $Tcal = 14 \times (1 / 4194304) \times 15 \times (16 + 1)$ Tcal = 851.15 mS

In a calibration cycle the ADC Busy Flag (bit 7), instead of framing an individual ADC conversion as in normal mode, will go high at the start of calibration and only return to zero at the end of the calibration cycle. It can therefore be monitored in code to indicate when the calibration cycle is completed. The following code can be used to monitor the BUSY signal during a calibration cycle.

WAIT:

MOV A, ADCCON3 JB ACC.7, WAIT

;move ADCCON3 to A ;If bit 7 is set jump to WAIT else continue

## ADuC814

## **Preliminary Technical Data**

#### NONVOLATILE FLASH/EE MEMORY

Flash/EE Memory Overview

The ADuC814 incorporates Flash/EE memory technology on-chip to provide the user with nonvolatile, in-circuit reprogrammable code and data memory space.

Flash/EE memory is a relatively recent type of nonvolatile memory technology and is based on a single transistor cell architecture.

This technology is basically an outgrowth of EPROM technology and was developed through the late 1980s. Flash/EE memory takes the flexible in-circuit reprogrammable features of EEPROM and combines them with the space efficient/density features of EPROM (see Figure 23).

Because Flash/EE technology is based on a single transistor cell architecture, a Flash memory array, like EPROM, can be implemented to achieve the space efficiencies or memory densities required by a given design.

Like EEPROM, Flash memory can be programmed insystem at a byte level, although it must first be erased; the erase being performed in page blocks. Thus, Flash memory is often and more correctly referred to as Flash/EE memory.



Figure 23. Flash/EE Memory Development

Overall, Flash/EE memory represents a step closer to the ideal memory device that includes nonvolatility, in-circuit programmability, high density and low cost. Incorporated in the ADuC814, Flash/EE memory technology allows the user to update program code space in-circuit, without the need to replace onetime programmable (OTP) devices at remote operating nodes.

Flash/EE Memory and the ADuC814
The ADuC814 provides two arrays of Flash/EE memory for user applications. 8K bytes of Flash/EE Program space are provided on-chip to facilitate code execution without any external discrete ROM device requirements. The program memory can be programmed using conventional third party memory programmers. This array can also be programmed in-circuit, using the serial download mode provided.

A 640-Byte Flash/EE Data Memory space is also provided on-chip. This may be used as a general-purpose nonvolatile scratchpad area. User access to this area is via a group of six SFRs. This space can be programmed at a byte level, although it must first be erased in 4-byte pages.

ADuC814

#### ADuC814 Flash/EE Memory Reliability

The Flash/EE Program and Data Memory arrays on the ADuC814 are fully qualified for two key Flash/EE memory characteristics, namely Flash/EE Memory Cycling Endurance and Flash/EE Memory Data Retention.

Endurance quantifies the ability of the Flash/EE memory to be cycled through many Program, Read, and Erase cycles. In real terms, a single endurance cycle is composed of four independent, sequential events. These events are defined as:

- a. Initial page erase sequence
- b. Read/verify sequence
- c. Byte program sequence
- d. Second read/verify sequence

A single Flash/EE Memory Endurance Cycle

In reliability qualification, every byte in both the program and data Flash/EE memory is cycled from 00 hex to FFhex until a first fail is recorded signifying the endurance limit of the on-chip Flash/EE memory.

As indicated in the specification pages of this data sheet, the ADuC814 Flash/EE Memory Endurance qualification has been carried out in accordance with JEDEC Specification A117 over the industrial temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C. The results allow the specification of a minimum endurance figure over supply and temperature of 100,000 cycles, with an endurance figure of 700,000 cycles being typical of operation at  $25^{\circ}$ C.

Retention quantifies the ability of the Flash/EE memory to retain its programmed data over time. Again, the ADuC814 has been qualified in accordance with the formal JEDEC Retention Lifetime Specification (A117) at a specific junction temperature ( $T_J = 55\,^{\circ}\text{C}$ ). As part of this qualification procedure, the Flash/EE memory is cycled to its specified endurance limit described above, before data retention is characterized. This means that the Flash/EE memory is guaranteed to retain its data for its full specified retention lifetime every time the Flash/EE memory is reprogrammed. It should also be noted that retention lifetime, based on an activation energy of 0.6 eV, will derate with  $T_J$  as shown in Figure 24.



Figure 24. Flash/EE Memory Data Retention

#### Using the Flash/EE Program Memory

The 8 Kbyte Flash/EE Program Memory array is mapped into the lower 8 Kbytes of the 64 Kbytes program space

addressable by the ADuC814, and is used to hold user code in typical applications.

The program memory Flash/EE memory arrays can be programmed in one of two modes, namely:

#### Serial Downloading (In-Circuit Programming)

As part of its factory boot code, the ADuC814 facilitates serial code download via the standard UART serial port. Serial download mode is automatically entered on power-up if the external pin, DLOAD, is pulled high through an external resistor as shown in Figure 25. Once in this mode, the user can download code to the program memory array while the device is sited in its target application hardware. A PC serial

download executable is provided as part of the ADuC814 QuickStart development system. The Serial Download protocol is detailed in a MicroConverter Applications Note uC004 available from the ADI MicroConverter Website at www.analog.com/microconverter.



Figure 25. Flash/EE Memory Serial Download Mode Programming

#### Parallel Programming

The parallel programming mode is fully compatible with conventional third party Flash or EEPROM device programmers. A block diagram of the external pin configuration required to support parallel programming is shown in Figure 26.

The high voltage (12 V) supply required for Flash/EE programming is generated using on-chip charge pumps to supply the high voltage program lines.

## ADuC814

# COMMAND TIMING TOMMAND VDD ADUC814 P1.1 - P1.4 DLOAD P1.5 - P1.7 RESET VDD GND F1.0 ENABLE

Figure 26. Flash/EE Memory Parallel Programming

#### Flash/EE Program Memory Security

The ADuC814 facilitates three modes of Flash/EE program memory security. These modes can be independently activated, restricting access to the internal code space. These security modes can be enabled as part of the user interface available on all ADuC814 serial or parallel programming tools referenced on the MicroConverter web page at www.analog.com/microconverter. The security modes available on the ADuC814 are described as follows:

#### Lock Mode

This mode locks code in memory, disabling parallel programming of the program memory although reading the memory in parallel mode is still allowed. This mode is deactivated by initiating a 'code-erase' command in serial download or parallel programming modes.

#### Secure Mode

This mode locks code in memory, disabling parallel programming (program and verify/read commands). This mode is deactivated by initiating a "code-erase" command in serial download or parallel programming modes.

#### Serial Safe Mode

This mode disables serial download capability on the device. If Serial Safe mode is activated and an attempt is made to reset the part into serial download mode, i.e., RESET asserted and

de-asserted with DLOAD high, the part will interpret the serial download reset as a normal reset only. It will therefore not enter serial download mode but only execute a normal reset sequence. Serial Safe mode can only be disabled by initiating a code-erase command in parallel programming mode.

#### Using the Flash/EE Data Memory

The user Flash/EE data memory array consists of 640 bytes that are configured into 160 (00H to 9FH) 4-byte pages as shown in Figure 27.

## **Preliminary Technical Data**



Figure 27. Flash/EE Data Memory Configuration

As with other ADuC814 user-peripheral circuits, the interface to this memory space is via a group of registers mapped in the SFR space. A group of four data registers (EDATA1-4) are used to hold 4-byte page data just accessed. EADRL is used to hold the 8-bit address of the page to be accessed. Finally, ECON is an 8-bit control register that may be written with one of five Flash/EE memory access commands to trigger various read, write, erase, and verify functions. These registers can be summarized as follows:

ECON: SFR Address: B9H

Function: Controls access to 640 Bytes

Flash/EE Data Space.

Default: 00H

EADRL: SFR Address: C6H

Function: Holds the Flash/EE Data

Page

Address. (640 Bytes => 160

Page Addresses.)

Default: 00H

EDATA 1-4:

SFR Address: BCH to BFH respectively

Function: Holds Flash/EE Data memory page write or page

read data bytes.

Default: EDATA1-2 -> 00H

EDATA3-4 -> 00H

A block diagram of the SFR interface to the Flash/EE Data Memory array is shown in Figure 28.



Figure 28. Flash/EE Data Memory Control and Configuration

ADuC814

## ECON-Flash/EE Memory Control SFR

This SFR acts as a command interpreter and may be written with one of five command modes to enable various read, program and erase cycles as detailed in Table VIII:

Table VIII. ECON-Flash/EE Memory Control Register Command Modes

| Command<br>Byte | Command<br>Mode                                |
|-----------------|------------------------------------------------|
| 01H             | READ COMMAND.                                  |
|                 | Results in four bytes being read into          |
|                 | EDATA1-4 from memory page address              |
|                 | contained in EADRL.                            |
| 02H             | PROGRAM COMMAND.                               |
|                 | Results in four bytes (EDATA1-4) being         |
|                 | written to memory page address in EADRL.       |
|                 | This write command assumes the designated      |
|                 | "write" page has been pre-erased.              |
| 03H             | RESERVED FOR INTERNAL USE.                     |
|                 | 03H should not be written to the ECON          |
|                 | SFR.                                           |
| 04H             | VERIFY COMMAND.                                |
|                 | Allows the user to verify if data in           |
|                 | EDATA1-4 is contained in page address          |
|                 | designated by EADRL.                           |
|                 | A subsequent read of the ECON SFR will         |
|                 | result in a "zero" being read if the           |
|                 | verification is valid, a nonzero value will be |
|                 | read to indicate an invalid verification.      |
| 05H             | ERASE COMMAND.                                 |
|                 | Results in an erase of the 4-byte page         |
|                 | designated in EADRL.                           |
| 06H             | ERASE-ALL COMMAND.                             |
|                 | Results in erase of the full Flash/EE Data     |
|                 | memory 160-page (640 bytes) array.             |
| 07H to FFH      | RESERVED COMMANDS.                             |
|                 | Commands reserved for future use.              |

#### Flash/EE Memory Timing

The typical program/erase times for the Flash/EE Data Memory are:

Erase Full Array (640 Bytes) – 2 ms Erase Single Page (4 Bytes) – 2 ms Program Page (4 Bytes) – 250  $\mu$ s Read Page (4 Bytes) – Within Single Instruction Cycle

Using the Flash/EE Memory Interface As with all Flash/EE memory architectures, the array can be programmed in-system at a byte level, although it must be erased first; the erasure being performed in page blocks (4-byte pages in this case).

A typical access to the Flash/EE Data array will involve setting up the page address to be accessed in the EADRL SFR, configuring the EDATA1-4 with data to be programmed to the array (the EDATA SFRs will not be written for read accesses) and finally, writing the ECON

command word which initiates one of the six modes shown in Table VIII.

It should be noted that a given mode of operation is initiated as soon as the command word is written to the ECON SFR. The core microcontroller operation on the ADuC814 is idled until the requested Program/Read or Erase mode is completed.

In practice, this means that even though the Flash/EE memory mode of operation is typically initiated with a two-machine cycle MOV instruction (to write to the ECON SFR), the next instruction will not be executed until the Flash/EE operation is complete (250  $\mu s$  or 2 ms later). This means that the core will not respond to Interrupt requests until the Flash/EE operation is complete, though the core peripheral functions like Counter/Timers will continue to count and time as configured throughout this period.

#### Erase-All

Although the 640-byte User Flash/EE array is shipped from the factory pre-erased, i.e., Byte locations set to FFH, it is nonetheless good programming practice to include an erase-all routine as part of any configuration/setup code running on the ADuC814. An "ERASE-ALL" command consists of writing "06H" to the ECON SFR, which initiates an erase of all 640 byte locations in the Flash/EE array. This command coded in 8051 assembly would appear as:

```
MOV ECON, #06H ; Erase all Command ; 2 ms Duration
```

### Program a Byte

In general terms, a byte in the Flash/EE array can only be programmed if it has previously been erased. To be more specific, a byte can only be programmed if it already holds the value FFH. Because of the Flash/EE architecture, this erasure must happen at a page level; therefore, a minimum of four bytes (1 page) will be erased when an erase command is initiated.

A more specific example of the Program-Byte process is shown below. In this example the user writes F3H into the second byte on Page 03H of the Flash/EE Data Memory space while preserving the other three bytes already in this page. As the user is only required to modify one of the page bytes, the full page must be first read so that this page can then be erased without the existing data being lost.

This example, coded in 8051 assembly, would appear as:

```
MOV
     EADRL, #03H
                   ; Set Page Address
Pointer
MOV ECON, #01H
                     Read Page
VOM
     EDATA2, #0F3H;
                     Write New
                                 Byte
MOV
     ECON, #05H
                     Erase
                            Page
                   ;
MOV
    ECON, #02H
                     Write
                            Page
                                  (Program
                      Flash/EE)
```

REV. PrG 05/02

# **Preliminary Technical Data**

# USER INTERFACE TO OTHER ON-CHIP ADUC814 PERIPHERALS

The following section gives a brief overview of the various peripherals also available on-chip. A summary of the SFRs used to control and configure these peripherals is also given.

#### DAC

The ADuC814 incorporates two 12-bit, voltage output DACs on-chip. Each DAC has a rail-to-rail voltage output buffer capable of driving 10 k $\Omega/100$  pF. They have two selectable ranges, 0 V to  $V_{REF}$  (the internal bandgap 2.5 V

reference) and 0 V to  $\rm AV_{DD}$ , and can operate in 12-bit or 8-bit modes. DAC operation is controlled by a single special function register, DACCON. Each DAC has two data registers, DACxH/L. The DAC0 and DAC1 outputs share pins with ADC inputs ADC4 and ADC5 respectively. When both DACs are on, the number of analog inputs is reduced to four. It should be noted that in 12-bit mode, the DAC voltage output will be updated as soon as the DACL data SFR has been written; therefore, the DAC data registers should be updated as DACH first followed by DACL.

| DACCON | DAC | Control | Register |
|--------|-----|---------|----------|
|--------|-----|---------|----------|

SFR Address FDH
Power-On Default Value 00H
Bit Addressable No

| MODE | RNG1 | RNG0 | CLR1 | CLR0 | SYNC | PD1 | PD0 |
|------|------|------|------|------|------|-----|-----|
|      |      |      |      |      |      |     |     |

Table IX. DACCON SFR Bit Designations

| Bit | Name  | Description                                                                      |
|-----|-------|----------------------------------------------------------------------------------|
| 7   | MODE  | Mode Select bit.                                                                 |
|     |       | Selects between 12-bit and 8-bit mode for both DACs                              |
|     |       | Set to "1" = 8-bit mode (Write 8 bits to DACxL SFR                               |
|     |       | Set to "0" = 12-bit mode                                                         |
| 6   | RNG1  | DAC1 Output Voltage range select bit.                                            |
|     |       | Set to "1" = Configure DAC1 range of $0 - AV_{DD}$ .                             |
|     |       | Set to "0" = Configure DAC1 range of 0 - 2.5 V.                                  |
| 5   | RNG0  | DAC0 Output Voltage range select bit.                                            |
|     |       | Set to "1" = Configure DAC0 range of $0 - AV_{DD}$ .                             |
|     |       | Set to "0" = Configure DAC0 range of 0 - 2.5 V.                                  |
| 4   | CLR1  | DAC1 Clear Bit.                                                                  |
|     |       | Set to "1" = Normal DAC1 operation.                                              |
|     |       | Set to "0" = Force DAC1 Output Voltage to zero volts.                            |
| 3   | CLR0  | DAC0 Clear Bit.                                                                  |
|     |       | Set to "1" = Normal DAC0 operation.                                              |
|     |       | Set to "0" = Force DAC0 Output Voltage to zero volts.                            |
|     |       | Cleared by user to operate the DAC in its normal 12-bit mode of operation.       |
| 2   | SYNC  | DAC0/1 Update Synchronization Bit.                                               |
|     |       | Set to "1" = Asynchronous Update Mode.                                           |
|     |       | The DAC outputs update as soon as the DACxL SFRs are written.                    |
|     |       | Set to "0" = Synchronous Update Mode.                                            |
|     |       | The user can simultaneously update both DACs by first updating the DACxH/L SFRs  |
|     |       | while SYNC is "0". Both DAC will then update simultaneously when the SYNC bit is |
|     |       | set to "1".                                                                      |
| 1   | P D 1 | DAC1 Power-Down Bit.                                                             |
|     |       | Set to "1" = Power Up DAC1.                                                      |
|     |       | Set to "0" = Power Down DAC1.                                                    |
| 0   | PD0   | DAC0 Power-Down Bit.                                                             |
|     |       | Set to "1" = Power Up DAC0.                                                      |
|     |       | Set to "0" = Power Down DACO.                                                    |

#### DACxH/L DAC0 and DAC1 Data Registers

Function DAC Data Registers, written by user to update the DAC outputs.

SFR Address DAC0L (DAC0 Data Low Byte)->F9H DAC0L (DAC0 Data Low Byte)->FBH DAC1H (DAC1 Data High Byte)->FAH DAC1H (DAC1 Data High Byte)->FCH

Power-On Default Value 00H ->Both DAC0 and DAC1 Data Registers

Bit Addressable No ->Both DAC0 and DAC1 Data Registers

The 12-bit DAC data should be written into DACxH/L right-justified such that DACL contains the lower eight bits, and the lower nibble of DACH contains the upper four bits.

-38- REV. PrG 05/02

# ADuC814

## Using the D/A Converter

The on-chip D/A converter architecture consists of a resistor string DAC followed by an output buffer amplifier, the functional equivalent of which is illustrated in Figure 29. Features of this architecture include inherent guaranteed monotonicity and excellent differential linearity.



Figure 29 - Resistor String DAC Functional Equivalent

As illustrated in Figure 29, the reference source for each DAC is user selectable in software. It can be either AV<sub>DD</sub> or  $V_{REF}$ . In 0-to-AV<sub>DD</sub> mode, the DAC output transfer function spans from 0V to the voltage at the  $AV_{\mathrm{DD}}$  pin. In  $0\text{-to-V}_{REF}$  mode, the DAC output transfer function spans from 0V to the internal V<sub>REF</sub> or if an external reference is applied the voltage at the V<sub>REF</sub> pin. The DAC output buffer amplifier features a true rail-to-rail output stage implementation. This means that, unloaded, each output is capable of swinging to within less than 100mV of both AV<sub>DD</sub> and ground. Moreover, the DAC's linearity specification (when driving a  $10K\Omega$  resistive load to ground) is guaranteed through the full transfer function except codes 0 to 48, and, in 0-to-AV<sub>DD</sub> mode only, codes 3945 to 4095. Linearity degradation near ground and V<sub>DD</sub> is caused by saturation of the output amplifier, and a general representation of its effects (neglecting offset & gain error) is illustrated in Figure 30. The dotted line in Figure 19 indicates the ideal transfer function, and the solid line represents what the transfer function might look like with endpoint non-linearities due to saturation of the output amplifier. Note that Figure 30 represents a transfer function in 0-to- $V_{\rm DD}$  mode only. In 0-to- $V_{\rm REF}$  mode (with  $V_{REF}$  <  $V_{DD}$ ) the lower non-linearity would be similar, but the upper portion of the transfer function would follow the "ideal" line right to the end  $(V_{REF}$  in this case, not  $V_{DD}$ ), showing no signs of endpoint linearity errors.



Figure 30 - Endpoint Non-linearities due to Amplifier Saturation.

The endpoint non-linearities conceptually illustrated in Figure 30 get worse as a function of output loading. Most of the ADuC814's datasheet specifications assume a  $10K\Omega$ resistive load to ground at the DAC output. As the output is forced to source or sink more current, the nonlinear regions at the top or bottom (respectively) of Figure 30 become larger. With larger current demands, this can significantly limit output voltage swing. Figure 31 & Figure 32 illustrate this behavior. It should be noted that the upper trace in each of these figures is only valid for an output range selection of 0-to-AV  $_{\hspace{-0.5pt}\text{\tiny DD}}$  . In 0-to-V  $_{\hspace{-0.5pt}\text{\tiny REF}}$  mode, DAC loading will not cause high-side voltage drops as long as the reference voltage remains below the upper trace in the corresponding figure. For example, if  $AV_{DD}=3V$  & V<sub>REE</sub>=2.5V, the high-side voltage will not be affected by loads less than 5mA. But somewhere around 7mA the upper curve in Figure 32 drops below 2.5V (V<sub>REE</sub>) indicating that at these higher currents the output will not be capable of reaching V<sub>per</sub>.



Figure 31 - Source & Sink Current Capability with  $V_{REF} = V_{DD} = 5V \label{eq:VREF}$ 



Figure 32 - Source & Sink Current Capability with  $V_{REF} = V_{\mathrm{DD}} = 3V$ 

For larger loads the current drive capability may not be sufficient. In order to increase the Source & Sink current capability of the DACs an external buffer should be added, as shown in figure 33.



Figure 33 - Buffering the DAC outputs

The DAC output buffer also features a high-impedance disable function. In the chip's default power-on state, both DACs are disabled, and their outputs are in a high-impedance state (or "tri-state") where they remain inactive until enabled in software.

This means that if a zero output is desired during power-up or power-down transient conditions, then a pull-down resistor must be added to each DAC output. Assuming this resistor is in place, the DAC outputs will remain at ground potential whenever the DAC is disabled.

# **Preliminary Technical Data**

ADuC814

### ON-CHIP PLL

The ADuC814 is intended for use with a 32.768 kHz watch crystal. A PLL locks onto a multiple (512) of this to provide a stable 16.777216 MHz clock for the system. The core can operate at this frequency or at binary submul-

tiples of it to allow power saving in cases where maximum core performance is not required. The default core clock is the PLL clock divided by 8 or 2.097152 MHz. The PLL is controlled via the PLLCON special function register.

PLL Control Register

SFR Address D7H
Power-On Default Value 03H
Bit Addressable No

| OSC_PD LOCK F | INT CD2 | CD1 | CD0 |
|---------------|---------|-----|-----|
|---------------|---------|-----|-----|

### Table X. PLLCON SFR Bit Designations

| Bit | Name   | Description                                                                                                                                                                                         |                     |                                                          |  |  |  |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------|--|--|--|
| 7   | OSC_PD | Oscillator Power-down Bit.                                                                                                                                                                          |                     |                                                          |  |  |  |
|     |        | Set by user to                                                                                                                                                                                      | halt the 32 kHz     | oscillator in power-down mode.                           |  |  |  |
|     |        |                                                                                                                                                                                                     |                     | RkHz oscillator in power-down mode.                      |  |  |  |
|     |        |                                                                                                                                                                                                     |                     | to continue clocking the TIC even in power-down          |  |  |  |
|     |        | mode.                                                                                                                                                                                               |                     | o i                                                      |  |  |  |
| 6   | LOCK   | PLL Lock Bit                                                                                                                                                                                        |                     |                                                          |  |  |  |
|     |        | This is a read                                                                                                                                                                                      | only bit.           |                                                          |  |  |  |
|     |        | Set automatically at power-on to indicate the PLL loop is correctly tracking the crystal clock. If the external crystal becomes subsequently disconnected the PLL will rail and the core will halt. |                     |                                                          |  |  |  |
|     |        |                                                                                                                                                                                                     |                     | n to indicate the PLL is not correctly tracking the      |  |  |  |
|     |        |                                                                                                                                                                                                     |                     | the absence of a crystal clock or an external crystal at |  |  |  |
|     |        |                                                                                                                                                                                                     |                     | Loutput will be 16.78 MHz $\pm$ 20%.                     |  |  |  |
| 5   |        |                                                                                                                                                                                                     |                     | pe written with '0.'                                     |  |  |  |
| 4   |        | 1                                                                                                                                                                                                   | · ·                 | pe written with '0.'                                     |  |  |  |
| 3   | FINT   | Fast Interrupt                                                                                                                                                                                      |                     |                                                          |  |  |  |
|     |        | Set by user enabling the response to any interrupt to be executed at the fastest core clock                                                                                                         |                     |                                                          |  |  |  |
|     |        | frequency, regardless of the configuration of the CD2-0 bits (see below). Once user code                                                                                                            |                     |                                                          |  |  |  |
|     |        | has returned from an interrupt, the core resumes code execution at the core clock                                                                                                                   |                     |                                                          |  |  |  |
|     |        | selected by the                                                                                                                                                                                     |                     |                                                          |  |  |  |
|     |        |                                                                                                                                                                                                     |                     | st interrupt response feature.                           |  |  |  |
| 2   | CD2    |                                                                                                                                                                                                     | lock) Divider Bits  |                                                          |  |  |  |
| 1   | CD1    | This number                                                                                                                                                                                         | determines the free | quency at which the microcontroller core will operate.   |  |  |  |
| 0   | CD0    | CD2 CE                                                                                                                                                                                              |                     | Core Clock Frequency (MHz)                               |  |  |  |
|     |        | 0 0                                                                                                                                                                                                 | 0                   | 16.777216                                                |  |  |  |
|     |        | 0 0                                                                                                                                                                                                 | 1                   | 8.388608                                                 |  |  |  |
|     |        | 0 1                                                                                                                                                                                                 | 0                   | 4.194304                                                 |  |  |  |
|     |        | 0 1                                                                                                                                                                                                 | 1                   | 2.097152 (Default Core Clock Frequency)                  |  |  |  |
|     |        | 1 0                                                                                                                                                                                                 | 0                   | 1.048576                                                 |  |  |  |
|     |        | 1 0                                                                                                                                                                                                 | 1                   | 0.524288                                                 |  |  |  |
|     |        | 1 1                                                                                                                                                                                                 | 0                   | 0.262144                                                 |  |  |  |
|     |        | 1 1                                                                                                                                                                                                 | 1                   | 0.131072                                                 |  |  |  |
|     |        |                                                                                                                                                                                                     |                     |                                                          |  |  |  |

# **Preliminary Technical Data**

#### TIME INTERVAL COUNTER (TIC)

A time interval counter is provided on-chip for counting longer intervals than the standard 8051-compatible timers are capable of. The TIC is capable of time-out intervals ranging from

1/128th second to 255 hours. Furthermore, this counter is clocked by the crystal oscillator rather than the PLL and thus has the ability to remain active in power-down mode and time long power-down intervals. This has obvious applications for remote battery-powered sensors where regular widely spaced readings are required.

Six SFRs are associated with the time interval counter, TIMECON being its control register. Depending on the configuration of the ITO and IT1 bits in TIMECON, the

selected time counter register overflow will clock the interval counter. When this counter is equal to the time interval value loaded in the INTVAL SFR, the TII bit (TIMECON.2) is set and generates an interrupt if enabled (See IEIP2 SFR description under Interrupt System later in this data sheet.) If the ADuC814 is in power-down mode, again with TIC interrupt enabled, the TII bit will wake up the device and resume code execution by vectoring directly to the TIC interrupt service vector address at 0053 hex. The TIC-related SFRs are described in Table XI. Note also that the timebase SFRs can be written initially with the current time, the TIC can then be controlled and accessed by user software. In effect, this facilitates the implementation of a real-time clock. A block diagram of the TIC is shown in Figure 34.



Figure 34. Time Interval Counter, Simplified Block Diagram

# **Preliminary Technical Data**

ADuC814

TIMECON TIC CONTROL REGISTER

SFR Address Power-On Default Value Bit Addressable A1H 00H No

| TFH ITS1 ITS0 STI TII TIEN TCE |
|--------------------------------|
|--------------------------------|

## Table XI. TIMECON SFR Bit Designations

| Bit | Name  | Description                                                                                                                                                                                                                                                                                            |
|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   |       | Reserved for Future Use.                                                                                                                                                                                                                                                                               |
| 6   | TFH   | Twenty four hour Select bit.                                                                                                                                                                                                                                                                           |
|     |       | Set by user to enable the HOUR counter to count from 0 to 23.                                                                                                                                                                                                                                          |
|     |       | Cleared by user to enable the HOUR counter to count from 0 to 255.                                                                                                                                                                                                                                     |
|     |       | The Time Interval Counter will continue to count after a reset when inhours/min/sec mode. If the part is in 24 hour mode though this bit will be reset and the part will now count in 255 hour mode. The following code segment can be used to set the TIC back into 24 hour mode after a RESET event. |
|     |       | MOV A, TIMECON                                                                                                                                                                                                                                                                                         |
|     |       | RRC A                                                                                                                                                                                                                                                                                                  |
|     |       | JNC NOTSET                                                                                                                                                                                                                                                                                             |
|     |       | ORL TIMECON,#01000000B                                                                                                                                                                                                                                                                                 |
|     |       | NOTSET: ; continuation of normal code                                                                                                                                                                                                                                                                  |
| 5   | ITS1  | Interval Timebase Selection Bits.                                                                                                                                                                                                                                                                      |
| 4   | ITS0  | Written by user to determine the interval counter update rate.                                                                                                                                                                                                                                         |
|     |       | ITS1 ITS0 Interval Timebase                                                                                                                                                                                                                                                                            |
|     |       | 0 0 1/128 Second                                                                                                                                                                                                                                                                                       |
|     |       | 0 1 Seconds                                                                                                                                                                                                                                                                                            |
|     |       | 1 0 Minutes                                                                                                                                                                                                                                                                                            |
|     | CETT  | 1 1 Hours                                                                                                                                                                                                                                                                                              |
| 3   | STI   | Single Time Interval Bit.                                                                                                                                                                                                                                                                              |
|     |       | Set by user to generate a single interval time-out. If set, a timeout will clear the TIEN bit.                                                                                                                                                                                                         |
|     |       | Cleared by user to allow the interval counter to be automatically reloaded and start counting                                                                                                                                                                                                          |
| 2   | TII   | again at each interval timeout.<br>TIC Interrupt Bit.                                                                                                                                                                                                                                                  |
| ۵   | 111   | Set when the 8-bit Interval Counter matches the value in the INTVAL SFR.                                                                                                                                                                                                                               |
|     |       | Cleared by user software.                                                                                                                                                                                                                                                                              |
| 1   | TIEN  | Time Interval Enable Bit.                                                                                                                                                                                                                                                                              |
| •   | 11211 | Set by user to enable the 8-bit time interval counter.                                                                                                                                                                                                                                                 |
|     |       | Cleared by user to disable and clear the contents of the interval counter.                                                                                                                                                                                                                             |
| 0   | TCEN  | Time Clock Enable Bit.                                                                                                                                                                                                                                                                                 |
|     |       | Set by user to enable the time clock to the time interval counters.                                                                                                                                                                                                                                    |
|     |       | Cleared by user to disable the clock to the time interval counters and clear the time interval                                                                                                                                                                                                         |
|     |       | SFRs                                                                                                                                                                                                                                                                                                   |
|     |       | The time registers (HTHSEC, SEC, MIN and HOUR) can be written while TCEN is low.                                                                                                                                                                                                                       |

## ADuC814

# **Preliminary Technical Data**

INTVAL User Time Interval Select Register

Function User code writes the required time interval to this register. When the 8-bit interval

counter is equal to the time interval value loaded in the INTVAL SFR, the TII bit (TIMECON.2) bit is set and generates an interrupt if enabled. (See IEIP2 SFR

description under Interrupt System later in this data sheet.)

SFR Address A6H

Power-On Default Value 00H Bit Addressable No

Valid Value 0 to 255 decimal

HTHSEC Hundredths Seconds Time Register

A2H

Function This register is incremented in (1/128) second intervals once TCEN in TIMECON is

active. The HTHSEC SFR counts from 0 to 127 before rolling over to increment the

SEC time register.

SFR Address

Power-On Default Value 00H Bit Addressable No

Valid Value 0 to 127 decimal

SEC Seconds Time Register

Function This register is incremented in 1-second intervals once TCEN in TIMECON is active.

The SEC SFR counts from 0 to 59 before rolling over to increment the MIN time

register.

SFR Address A3H Power-On Default Value 00H

Power-On Default Value 00H Bit Addressable No

Valid Value 0 to 59 decimal

MIN Minutes Time Register

Function This register is incremented in 1-minute intervals once TCEN in TIMECON is active.

The MIN counts from 0 to 59 before rolling over to increment the HOUR time

register.

SFR Address A4H

Power-On Default Value 00H Bit Addressable No

Valid Value 0 to 59 decimal

HOUR Hours Time Register

Function This register is incremented in 1-hour intervals once TCEN in TIMECON is active. If

the TFH bit (TIMECON.6) is set to "1" the HOUR SFR counts from 0 to 23 before rolling over to 0. If the TFH bit is set to "0", the HOUR SFR counts from 0 to 255

before rolling over to 0.

SFR Address A5H Power-On Default Value 00H

Bit Addressable No

Valid Value 0 to 23 decimal

-44- REV. PrG 05/02

# **Preliminary Technical Data**

ADuC814

### WATCHDOG TIMER

The purpose of the watchdog timer is to generate a device reset or interrupt within a reasonable amount of time if the ADuC814 enters an erroneous state, possibly due to a programming error, electrical noise, or RFI. The Watchdog function can be disabled by clearing the WDE (Watchdog Enable) bit in the Watchdog Control (WDCON) SFR. When enabled; the watchdog circuit will generate a system reset or interrupt (WDS) if the user program fails to set

the watchdog (WDE) bit within a predetermined amount of time (see PRE3-0 bits in WDCON). The watchdog timer itself is a 16-bit counter that is clocked at 32.768 kHz. The watchdog time-out interval can be adjusted via the PRE3-0 bits in WDCON. Full Control and Status of the watchdog timer function can be controlled via the watchdog timer control SFR (WDCON). The WDCON SFR can only be written by user software if the double write sequence described in WDWR below is initiated on every write access to the WDCON SFR.

WDCON Watchdog Timer Control Register

SFR Address Power-On Default Value Bit Addressable C0H 10H Yes

| DD = 0 | DD = 0 | 5554 | 555  | \4/DID | 14/00 | \\\(\(\mathbb{C}\) | \4/D\4/D |
|--------|--------|------|------|--------|-------|--------------------|----------|
| PRE3   | PRE2   | PRE1 | PREO | WDIR   | WDS   | WDE                | WDWR     |

### Table XII. WDCON SFR Bit Designations

| Bit | Name | Description                   |                  |                                |                                                             |  |
|-----|------|-------------------------------|------------------|--------------------------------|-------------------------------------------------------------|--|
| 7   | PRE3 | Watchdog Timer Prescale Bits. |                  |                                |                                                             |  |
| 6   | PRE2 |                               |                  | by the equation: $t_{WD} = (2$ | $2^{\mathrm{PRE}} \times (2^{9}/\mathrm{f_{\mathrm{PLL}}})$ |  |
| 5   | PRE1 | $(0 - PRE - 7; f_{PLL} = 32.$ |                  | J 1 WD (                       | ( IEE//                                                     |  |
| 4   | PRE0 | PRE3 PRE2 PRE1                |                  | Time-out Period (ms)           | Action                                                      |  |
|     |      | 0 0 0                         | 0                | 15.6                           | Reset or Interrupt                                          |  |
|     |      | 0 0 0                         | 1                | 31.2                           | Reset or Interrupt                                          |  |
|     |      | 0 0 1                         | 0                | 62.5                           | Reset or Interrupt                                          |  |
|     |      | 0 0 1                         | 1                | 125                            | Reset or Interrupt                                          |  |
|     |      | 0 1 0                         | 0                | 250                            | Reset or Interrupt                                          |  |
|     |      | 0 1 0                         | 1                | 500                            | Reset or Interrupt                                          |  |
|     |      | 0 1 1                         | 0                | 1000                           | Reset or Interrupt                                          |  |
|     |      | 0 1 1                         | 1                | 2000                           | Reset or Interrupt                                          |  |
|     |      | 1 0 0                         | 0                | 0.0                            | Immediate Reset                                             |  |
|     |      | PRE3-0 > 1001                 |                  |                                | Reserved                                                    |  |
| 3   | WDIR | Watchdog Interrupt Resp       |                  |                                |                                                             |  |
|     |      |                               |                  | dog will generate an interru   |                                                             |  |
|     |      |                               |                  | out period has expired. The    |                                                             |  |
|     |      |                               |                  | d it is also a fixed, high-p   |                                                             |  |
|     |      |                               |                  | the system, it can alternative |                                                             |  |
|     |      |                               |                  | period in which an interru     |                                                             |  |
| _   |      |                               | XXVIII in the    | e InterruptSystem section.)    |                                                             |  |
| 2   | WDS  | Watchdog Status Bit.          |                  |                                |                                                             |  |
|     |      | Set by the Watchdog Co        | ntroller to indi | icate that a watchdog time     | out has occurred.                                           |  |
|     |      |                               | or by an exteri  | nal hardware reset. It is no   | ot cleared by a                                             |  |
|     |      | watchdog reset.               |                  |                                |                                                             |  |
| 1   | WDE  | Watchdog Enable Bit.          |                  |                                |                                                             |  |
|     |      |                               |                  | clear its counters. If this l  |                                                             |  |
|     |      |                               | timeout period   | , the watchdog will generate   | e a reset or interrupt,                                     |  |
|     |      | depending on WDIR.            | 1                |                                | D (UDID (0))                                                |  |
|     |      |                               |                  | User writes '0,' Watchdog      | g Reset (WDIR = $0$ );                                      |  |
| 0   | шршр | Hardware Reset; PSM In        |                  |                                |                                                             |  |
| 0   | WDWR | Watchdog Write Enable         |                  | 1 111                          |                                                             |  |
|     |      |                               |                  | nvolves a double instruction   |                                                             |  |
|     |      |                               | ery next instru  | iction must be a write inst    | ruction to the WDCON                                        |  |
|     |      | SFR.                          |                  |                                |                                                             |  |
|     |      | e.g., CLR EA                  |                  |                                | ts while writing                                            |  |
|     |      | SETB WDWF                     | •                | to WDT; allow write to W       | DCOM                                                        |  |
|     |      | MOV WDCO                      |                  |                                |                                                             |  |
|     |      | SET B E A                     | /                |                                | s again (if rqd)                                            |  |

## ADuC814

# **Preliminary Technical Data**

### POWER SUPPLY MONITOR

As its name suggests, the Power Supply Monitor, once enabled, monitors the supply (DVDD) on the ADuC814. It will indicate when any of the supply pins drop below one of four user-selectable voltage trip points from 2.63 V to 4.63 V. For correct operation of the Power Supply Monitor function,  $DV_{\rm DD}$  must be equal to or greater than 2.7 V. Monitor function is controlled via the PSMCON SFR. If enabled via the IEIP2 SFR, the

monitor will interrupt the core using the PSMI bit in the PSMCON SFR. This bit will not be cleared until the failing power supply has returned above the trip point for at least 250 ms. This monitor function allows the user to save working registers to avoid possible data loss due to the low supply condition, and also ensures that normal code execution will not resume until a safe supply level has been well established. The supply monitor is also protected against spurious glitches triggering the interrupt circuit.

PSMCON Power Supply Monitor Control Register

SFR Address DFH
Power-On Default Value DEH
Bit Addressable No

| CMPD PSMI TPD |  |
|---------------|--|
|---------------|--|

### Table XIII. PSMCON SFR Bit Designations

| Bit | Name     | Description                                                                           |
|-----|----------|---------------------------------------------------------------------------------------|
| 7   | PSMCON.7 | Reserved for future use.                                                              |
| 6   | CMPD     | DVDD Comparator Bit.                                                                  |
|     |          | This is a read-only bit and directly reflects the state of the DVDD comparator.       |
|     |          | Read '1' indicates the DVDD supply is above its selected trip point.                  |
|     |          | Read '0' indicates the DVDD supply is below its selected trip point.                  |
| 5   | PSMI     | Power Supply Monitor Interrupt Bit.                                                   |
|     |          | This bit will be set high by the MicroConverter if CMPD is low, indicating low        |
|     |          | digital supply. The PSMI bit can be used to interrupt the processor. Once CMPD        |
|     |          | returns (and remains) high, a 250 ms counter is started. When this counter times out, |
|     |          | the PSMI interrupt is cleared. PSMI can also be written by the user. However, if the  |
|     |          | comparator output is low, it is not possible for the user to clear PSMI.              |
| 4   | TPD1     | DVDD Trip Point Selection Bits.                                                       |
| 3   | TPD0     | These bits select the DVDD trip-point voltage as follows:                             |
|     |          | TPD1 TPD0 Selected DVDD Trip Point (V)                                                |
|     |          | 0 	 0 	 4.63                                                                          |
|     |          | 0 1 3.08                                                                              |
|     |          | 1 0 2.93                                                                              |
|     |          | 1 1 2.63                                                                              |
| 2   | PSMCON.2 | Reserved for future use.                                                              |
| 1   | PSMCON.1 | Reserved for future use.                                                              |
| 0   | PSMEN    | Power Supply Monitor Enable Bit.                                                      |
|     |          | Set to '1' by the user to enable the Power Supply Monitor Circuit.                    |
|     |          | Cleared to '0' by the user to disable the Power Supply Monitor Circuit.               |

# **Preliminary Technical Data**

ADuC814

### **ADUC814 CONFIGURATION REGISTER (CFG814)**

The ADuC814 is housed in a 28 pin TSSOP package. To maintain as much functional compatibility with other MicroConverter products, some pins share multiple I/O functionality. Switching between these functions is controlled via the ADuC814 Config SFR, CFG814, located at SFR address 9CH. A summary of these functions is described below and a detailed bit designation for the CFG814 SFR is also outlined below.

## **Serial Peripheral Interface**

The SPI interface on the ADuC814 shares the same pins as digital outputs D0 and D1. The SPE bit in SPICON is used to select which interface is active at any one time. This is described in greater detail in the SPI section later in this data sheet. On the ADuC814, the SPI interface is also multiplexed with P3.5, P3.6 and P3.7. By default, these pins operate as standard port 3 pins. Bit 0 of the CFG814 SFR must be set to 1 to enable the SPI interface onto these port 3 pins.

#### **External Clock**

CFG814:

The ADuC814 is intended for use with a 32.768 kHz watch crystal. The on-chip PLL locks onto a multiple of this to provide a stable 16.777216 MHz clock for the device. On the ADuC814, P3.5 alternate functions include T1 input and Slave Select in SPI Master mode. P3.5 also functions as external clock input, EXTCLK, selected via bit 1 of the CFG814 SFR. When selected, this external clock bypasses the PLL and is used as the clock for the device, therefore, allowing the ADuC814 to be synchronised to the rest of the application system. The maximum input frequency of this external clock is 16.777216MHz. If selected, the EXTCLK signal will affect the timing of the majority of peripherals on the ADuC814 including the ADC, EEPROM controller, watchdog timer, SPI interface clock, and the MicroConverter Core clock.

| SFR Address Power-On Default Value Bit Addressable |  | 9CH<br>04H<br>No |  |        |        |
|----------------------------------------------------|--|------------------|--|--------|--------|
|                                                    |  |                  |  | EXTCLK | SER EN |

**ADuC814 Config Register** 

## Table XIV CFG814 SFR Bit Designations

| Bit | Name   | Description                                                                                                                                          |
|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | EXTCLK | External Clock Selection Bit. Set to 1 to enable EXTCLK as MCU core clock.                                                                           |
| 0   | SER_EN | Cleared to 0 enable XTAL + PLL as the MCU core clock. Serial Interface Enable Bit.                                                                   |
|     |        | Set to 1 to enable the SPI interface onto the P3.5, P3.6 and P3.7 pins. Cleared to 0 to enable standard Port 3 functionality on P3.5, P3.6 and P3.7. |

# **Preliminary Technical Data**

#### SERIAL PERIPHERAL INTERFACE

The ADuC814 integrates a complete hardware Serial Peripheral Interface (SPI) interface on-chip. SPI is an industry standard synchronous serial interface that allows eight bits of data to be synchronously transmitted and received simultaneously, i.e., full duplex. It should be noted that the SPI pins SCLOCK and MOSI are multiplexed with digital outputs D0 and D1. These pins are controlled via the DCON SFR only if SPE is clear (see SPE in SPICON below). SPI can be configured for Master or Slave operation and typically consists of four pins, namely:

MISO (Master In, Slave Out Data I/O Pin), Pin#23
The MISO (master in slave out) pin is configured as an input line in master mode and an output line in slave mode. The MISO line on the master (data in) should be connected to the MISO line in the slave device (data out). The data is transferred as byte wide (8-bit) serial data, MSB first.

### MOSI (Master Out, Slave In Pin), Pin#24

The MOSI (master out slave in) pin is configured as an output line in master mode and an input line in slave mode. The MOSI line on the master (data out) should be connected to the MOSI line in the slave device (data in). The data is transferred as byte wide (8-bit) serial data, MSB first.

### SCLOCK (Serial Clock I/O Pin), Pin#25

The master clock (SCLOCK) is used to synchronize the data being transmitted and received through the MOSI and MISO data lines. A single data bit is trans-

SPICON: SPI Control Register

SFR Address F8H
Power-On Default Value 04H
Bit Addressable Yes

mitted and received in each SCLOCK period. Therefore, a byte is transmitted/received after eight SCLOCK periods. The SCLOCK pin is configured as an output in master mode and as an input in slave mode. In master mode the bit-rate, polarity and phase of the clock are controlled by the CPOL, CPHA, SPR0 and SPR1 bits in the SPICON SFR (see Table XIX below). In slave mode the SPICON register will have to be configured with the phase and polarity (CPHA and CPOL) of the expected input clock. In both master and slave mode the data is transmitted on one edge of the SCLOCK signal and sampled on the other. It is important therefore that the CPHA and CPOL are configured the same for the master and slave devices.

#### SS (Slave Select Input Pin), Pin#22

The Slave Select (*SS*) input pin is only used when the ADuC814 is configured in slave mode to enable the SPI peripheral. This line is active low. Data is only received or transmitted in slave mode when the *SS* pin is low, allowing the ADuC814 to be used in single master, multislave SPI configurations. If CPHA = 1 then the *SS* input may be permanently pulled low. With CPHA = 0 then the *SS* input must be driven low before the first bit in a byte wide transmission or reception and return high again after the last bit in that byte wide transmission or reception. In SPI Slave Mode, the logic level on the external *SS* pin (Pin# 22), can be read via the SPR0 bit in the SPICON SFR.

The following SFR registers are used to control the SPI interface.

|--|

#### Table XV. SPICON SFR Bit Designations

| Bit | Name | Description                                                                         |
|-----|------|-------------------------------------------------------------------------------------|
| 7   | ISPI | SPI Interrupt Bit.                                                                  |
|     |      | Set by MicroConverter at the end of each SPI transfer.                              |
|     |      | Cleared directly by user code or indirectly by reading the SPIDAT SFR               |
| 6   | WCOL | Write Collision Error Bit.                                                          |
|     |      | Set by MicroConverter if SPIDAT is written to while an SPI transfer is in progress. |
|     |      | Cleared by user code.                                                               |
| 5   | SPE  | SPI Interface Enable Bit.                                                           |
|     |      | Set by user to enable the SPI interface.                                            |
|     |      | Cleared by user to allow the DCON SFR control the digital outputs D0 and D1         |
| 4   | SPIM | SPI Master/Slave Mode Select Bit.                                                   |
|     |      | Set by user to enable Master Mode operation (SCLOCK is an output).                  |
|     |      | Cleared by user to enable Slave Mode operation (SCLOCK is an input).                |
| 3   | CPOL | Clock Polarity Select Bit.                                                          |
|     |      | Set by user if SCLOCK idles high.                                                   |
|     |      | Cleared by user if SCLOCK idles low.                                                |
| 2   | CPHA | Clock Phase Select Bit.                                                             |
|     |      | Set by user if leading SCLOCK edge is to transmit data.                             |
|     |      | Cleared by user if trailing SCLOCK edge is to transmit data.                        |

-48- REV. PrG 05/02

ADuC814

Table XV. SPICON SFR Bit Designations (continued)

| Bit | Name | Description                                                                          |
|-----|------|--------------------------------------------------------------------------------------|
| 1   | SPR1 | SPI Bit-Rate Select Bits.                                                            |
| 0   | SPR0 | These bits select the SCLOCK rate (bit-rate) in Master Mode as follows:              |
|     |      | SPR1 SPR0 Selected Bit Rate                                                          |
|     |      | $0 	 0 	 f_{CORE}/2$                                                                 |
|     |      | $0 	 1 	 f_{CORE}/4$                                                                 |
|     |      | $f_{CORE}/8$                                                                         |
|     |      | 1 1 fcore/16                                                                         |
|     |      | In SPI Slave Mode, i.e., SPIM = 0, the logic level on the external SS pin (Pin# 22), |
|     |      | can be read via the SPR0 bit.                                                        |

NOTE

The CPOL and CPHA bits should both contain the same values for master and slave devices.

SPIDAT SPI Data Register

Function The SPIDAT SFR is written by the user to transmit data over the SPI interface or read

by user code to read data just received by the SPI interface.

SFR Address F7H
Power-On Default Value 00H
Bit Addressable No

### Using the SPI Interface

Depending on the configuration of the bits in the SPICON SFR shown in Table XV, the ADuC814 SPI interface will transmit or receive data in a number of possible modes. Figure 35 shows all possible ADuC814 SPI configurations and the timing relationships and synchronization between the signals involved. Figure 35 also shows the SPI interrupt bit (ISPI) and when it is triggered at the end of each byte-wide communication.



Figure 35. ADuC814, SPI Timing, All Modes

#### SPI Interface-Master Mode

In master mode, the SCLOCK pin is always an output and generates a burst of eight clocks whenever user code writes to the SPIDAT register. The SCLOCK bit rate is determined by SPR0 and SPR1 in SPICON. It should also be noted that the *SS* pin is not used in master mode. If the ADuC814 needs to assert the *SS* pin on an external slave device, a Port digital output pin should be used.

In master mode a byte transmission or reception is initiated by a write to SPIDAT. Eight clock periods are generated via the SCLOCK pin and the SPIDAT byte being transmitted via MOSI. With each SCLOCK period a data bit is also sampled via MISO. After eight clocks, the transmitted byte will have been completely transmitted and the input byte will be waiting in the input shift register. The ISPI flag will be set automatically and an interrupt will occur if enabled. The value in the shift register will be latched into SPIDAT.

#### SPI Interface—Slave Mode

In slave mode the SCLOCK is an input. The SS pin must also be driven low externally during the byte communication.

Transmission is also initiated by a write to SPIDAT. In slave mode, a data bit is transmitted via MISO and a data bit is received via MOSI on each input SCLOCK. After eight clocks, the

transmitted byte will have been completely transmitted and the input byte will be waiting in the input shift register. The ISPI flag will be set automatically and an interrupt will occur if enabled. The value in the shift register will be latched into SPIDAT only when the transmission/reception of a byte has been completed. The end of transmission occurs after the eighth clock has been received, if CPHA = 1 or when SS returns high if CPHA = 0.

#### 8051-COMPATIBLE ON-CHIP PERIPHERALS

This section gives a brief overview of the various secondary peripheral circuits are also available to the user on-chip. These remaining functions are fully 8051-compatible and are controlled via standard 8051 SFR bit definitions.

### Parallel I/O Ports 1 and 3

The ADuC814 has two input/output ports. In addition to performing general-purpose I/O, some ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

Port 1 is an 8-bit port directly controlled via the P1 SFR (SFR address = 90 hex). The Port 1 pins are divided into two distinct pin groupings.

P1.0 and P1.1 pins on Port 1 are bidirectional digital I/O pins with internal pull-ups. If P1.0 and P1.1 have 1s written to them via the P1 SFR, these pins are pulled high by the internal pull-up resistors. In this state they can also be used as inputs; as input pins being externally pulled low, they will source current because of the internal pull-ups. With 0s written to them, both these pins will drive a logic low output voltage (VOL) and will be capable of sinking 10 mA compared to the standard 1.6 mA sink capability on the other port pins. These pins also have various secondary functions described in Table XVI.

Table XVI. Port 1, Alternate Pin Functions

| Pin  | Alternate Function                            |
|------|-----------------------------------------------|
| P1.0 | T2 (Timer/Counter 2 External Input)           |
| P1.1 | T2EX (Timer/Counter 2 Capture/Reload Trigger) |

The remaining Port 1 pins (P1.2–P1.7) can only be configured as Analog Input (ADC), Analog Output (DAC) or Digital Input pins. By (power-on) default these pins are configured as Analog Inputs, i.e., '1' written in the corresponding Port 1 register bit. To configure any of these pins as digital inputs, the user should write a '0' to these port bits to configure the corresponding pin as a high impedance digital input.

Port 3 is a bidirectional port with internal pull-ups directly controlled via the P3 SFR (SFR address = B0 hex). Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and in that state they can be used as inputs. As inputs, Port 3 pins being pulled externally low will source current because of the internal pull-

# **Preliminary Technical Data**

ups. Port 3 pins also have various secondary functions described in Table XVII.

Table XVII. Port 3, Alternate Pin Functions

| Pin  | Alternate Function                     |
|------|----------------------------------------|
| P3.0 | RXD (UART Input Pin)                   |
|      | (or Serial Data I/O in Mode 0)         |
| P3.1 | TXD (UART Output Pin)                  |
|      | (or Serial Clock Output in Mode 0)     |
| P3.2 | INTO (External Interrupt 0)            |
| P3.3 | INT1 (External Interrupt 1)            |
| P3.4 | T0 (Timer/Counter 0 External Input)    |
| P3.5 | T1 (Timer/Counter 1 External Input)    |
|      | SS (Slave Select in SPI Slave Mode)    |
| P3.6 | MISO (Master in Slave Out in SPI Mode) |
| P3.7 | MOSI (Master Out Slave In in SPI Mode) |

The alternate functions of P1.0, P1.1, and Port 3 pins can only be activated if the corresponding bit latch in the P1 and P3 SFRs contains a 1. Otherwise, the port pin is stuck at 0.

## **Additional Digital Outputs Pins**

Pins P1.0 and P1.1 can be used to provide high current (10mA sink) general purpose I/O.

-50- REV. PrG 05/02

# **Preliminary Technical Data**

ADuC814

#### Timers/Counters

The ADuC814 has three 16-bit Timer/Counters: Timer 0, Timer 1, and Timer 2. The Timer/Counter hardware has been included on-chip to relieve the processor core of the overhead inherent in implementing timer/counter functionality in software. Each Timer/Counter consists of two 8-bit registers THx and TLx (x = 0, 1 and 2). All three can be configured to operate either as timers or event counters.

In 'Timer' function, the TLx register is incremented every machine cycle. Thus one can think of it as counting machine cycles. Since a machine cycle consists of 12 core clock periods, the maximum count rate is 1/12 of the core clock frequency.

In 'Counter' function, the TLx register is incremented by a 1-to-0 transition at its corresponding external input pin, T0, T1, or T2. In this function, the external input is sampled during S5P2 of every machine cycle. When the samples show a high in one cycle and a low in the next cycle, the count is incremented. The new count value appears in the register during S3P1 of the cycle following the one in which the transition was detected. Since it takes two machine cycles (16 core clock periods) to recognize a 1-to-0 transition, the maximum count rate is 1/16 of the core clock frequency. There are no restrictions on the duty cycle of the external input signal, but to ensure that a given level is sampled at least once before it changes, it must be held for a minimum of one full machine cycle. Remember that the core clock frequency is programmed via the CD0-2 selection bits in the PLLCON SFR. User configuration and control of all Timer operating modes is achieved via three SFRs namely:

TMOD, TCON: Control and configuration for Timers 0 and 1.

T2CON: Control and configuration for Timer 2.

TMOD Timer/Counter 0 and 1 Mode Register

SFR Address 89H Power-On Default Value 00H Bit Addressable No

|     | GATE                | C/T | M1 | MO   | GATE                                    | C/T  | M1 | MO   |
|-----|---------------------|-----|----|------|-----------------------------------------|------|----|------|
| - 1 | <b>○</b> , <b>_</b> | ٠.  |    | 1410 | ○// \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | O/ . |    | 1410 |

### Table XVIII. TMOD SFR Bit Designations

| Bit | Name       | Description                                                                                                                                          |
|-----|------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Gate       | Timer 1 Gating Control.                                                                                                                              |
|     |            | Set by software to enable timer/counter 1 only while INT1 pin is high and TR1 control bit is set.                                                    |
|     |            | Cleared by software to enable timer 1 whenever TR1 control bit is set.                                                                               |
| 6   | C/T        | Timer 1 Timer or Counter Select Bit.                                                                                                                 |
|     |            | Set by software to select counter operation (input from T1 pin).                                                                                     |
|     |            | Cleared by software to select timer operation (input from internal system clock).                                                                    |
| 5   | M1         | Timer 1 Mode Select Bit 1 (Used with M0 Bit).                                                                                                        |
| 4   | M 0        | Timer 1 Mode Select Bit 0.                                                                                                                           |
|     |            | M1 M0                                                                                                                                                |
|     |            | 0 TH1 operates as an 8-bit timer/counter. TL1 serves as 5-bitprescaler.                                                                              |
|     |            | 0 1 16-Bit Timer/Counter. TH1 and TL1 are cascaded; there is no prescaler.                                                                           |
|     |            | 1 0 8-Bit Auto-Reload Timer/Counter. TH1 holds a value which is to                                                                                   |
|     |            | be reloaded into TL1 each time it overflows.                                                                                                         |
|     | <b>a</b> . | 1 1 Timer/Counter 1 Stopped.                                                                                                                         |
| 3   | Gate       | Timer 0 Gating Control.                                                                                                                              |
|     |            | Set by software to enable timer/counter 0 only while /NTO pin is high and TRO control bit is set.                                                    |
| 0   | CIT        | Cleared by software to enable Timer 0 whenever TR0 control bit is set.                                                                               |
| 2   | C/T        | Timer 0 Timer or Counter Select Bit.                                                                                                                 |
|     |            | Set by software to select counter operation (input from T0 pin).                                                                                     |
| 1   | 3/11       | Cleared by software to select timer operation (input from internal system clock).                                                                    |
| 1   | M1         | Timer 0 Mode Select Bit 1.                                                                                                                           |
| 0   | M0         | Timer 0 Mode Select Bit 0.                                                                                                                           |
|     |            | M1 M0                                                                                                                                                |
|     |            | 0 0 TH0 operates as an 8-bit timer/counter. TL0 serves as 5-bit prescaler. 0 1 16-Bit Timer/Counter. TH0 and TL0 are cascaded: there is no prescaler |
|     |            | 0 1 16-Bit Timer/Counter. TH0 and TL0 are cascaded; there is no prescaler 1 0 8-Bit Auto-Reload Timer/Counter. TH0 holds a value which is            |
|     |            | to be reloaded into TL0 each time it overflows.                                                                                                      |
|     |            |                                                                                                                                                      |
|     |            | 1 TL0 is an 8-bit timer/counter controlled by the standard timer 0 control bits.                                                                     |
|     |            | control bits.                                                                                                                                        |

# ADuC814

# **Preliminary Technical Data**

TCON: Timer/Counter 0 and 1 Control Register

SFR Address 88H Power-On Default Value 00H Bit Addressable Yes

| TF1   TR1   TF0   T | R0 IE1 IT1 | IEO ITO |
|---------------------|------------|---------|
|---------------------|------------|---------|

#### NOTE

### Table XVIII. TCON SFR Bit Designations

| Bit | Name  | Description                                                                                                              |
|-----|-------|--------------------------------------------------------------------------------------------------------------------------|
| 7   | TF1   | Timer 1 Overflow Flag.                                                                                                   |
|     |       | Set by hardware on a timer/counter 1 overflow.                                                                           |
|     |       | Cleared by hardware when the Program Counter (PC) vectors to the interrupt service routine.                              |
| 6   | TR1   | Timer 1 Run Control Bit.                                                                                                 |
|     |       | Set by user to turn on timer/counter 1.                                                                                  |
|     |       | Cleared by user to turn off timer/counter 1.                                                                             |
| 5   | TF0   | Timer 0 Overflow Flag.                                                                                                   |
|     |       | Set by hardware on a timer/counter 0 overflow.                                                                           |
|     |       | Cleared by hardware when the PC vectors to the interrupt service routine.                                                |
| 4   | TR0   | Timer 0 Run Control Bit.                                                                                                 |
|     |       | Set by user to turn on timer/counter 0.                                                                                  |
|     |       | Cleared by user to turn off timer/counter 0.                                                                             |
| 3   | IE1   | External Interrupt 1 (INT1) Flag.                                                                                        |
|     |       | Set by hardware by a falling edge or zero level being applied to external interrupt pin INT1,                            |
|     |       | depending on bit IT1 state.                                                                                              |
|     |       | Cleared by hardware when the when the PC vectors to the interrupt service routine only if the                            |
|     |       | interrupt was transition-activated. If level-activated, the external requesting source controls                          |
| 9   | IT1   | the request flag, rather than the on-chip hardware.                                                                      |
| 2   | 111   | External Interrupt 1 (IE1) Trigger Type.  Set by software to specify edge-sensitive detection (i.e., 1-to-0 transition). |
|     |       | Cleared by software to specify level-sensitive detection (i.e., zero level).                                             |
| 1   | IE0   | External Interrupt 0 (INTO) Flag.                                                                                        |
| 1   | l IEO | Set by hardware by a falling edge or zero level being applied to external interrupt pin <i>INTO</i> ,                    |
|     |       | depending on bit ITO state.                                                                                              |
|     |       | Cleared by hardware when the PC vectors to the interrupt service routine only if the interrupt                           |
|     |       | was transition-activated. If level-activated, the external requesting source controls the                                |
|     |       | request flag, rather than the on-chip hardware.                                                                          |
| 0   | IT0   | External Interrupt 0 (IE0) Trigger Type.                                                                                 |
| Ü   |       | Set by software to specify edge-sensitive detection (i.e., 1-to-0 transition).                                           |
|     |       | Cleared by software to specify level-sensitive detection (i.e., zero level).                                             |
|     | 1     |                                                                                                                          |

## Timer/Counter 0 and 1 Data Registers

Each timer consists of two 8-bit registers. These can be used as independent registers or combined to be a single 16-bit register depending on the timer mode configuration.

### TH0 and TL0

Timer 0 high byte and low byte.

SFR Address = 8Chex, 8Ahex respectively.

## TH1 and TL1

Timer 1 high byte and low byte.

SFR Address = 8Dhex, 8Bhex respectively.

-52- REV. PrG 05/02

<sup>&</sup>lt;sup>1</sup>These bits are not used in the control of timer/counter 0 and 1, but are used instead in the control and monitoring of the external *INTO* and *INT1* interrupt pins.

ADuC814

#### TIMER/COUNTER 0 AND 1 OPERATING MODES

The following paragraphs describe the operating modes for timer/counters 0 and 1. Unless otherwise noted, it should be assumed that these modes of operation are the same for timer 0 as for timer 1.

## Mode 0 (13-Bit Timer/Counter)

Mode 0 configures an 8-bit timer/counter with a divide-by-32 pre-scaler. Figure 37 shows mode 0 operation.



Figure 36. Timer/Counter 0, Mode 0

In this mode, the timer register is configured as a 13-bit register. As the count rolls over from all 1s to all 0s, it sets the timer overflow flag TF0. The overflow flag, TF0, can then be used to request an interrupt. The counted input is enabled to the timer when TR0 = 1 and either Gate = 0 or INTO = 1.

Setting Gate = 1 allows the timer to be controlled by external input *INTO*, to facilitate pulsewidth measurements. TR0 is a control bit in the special function register TCON; Gate is in TMOD. The 13-bit register consists of all eight bits of TH0 and the lower five bits of TL0. The upper three bits of TL0 are indeterminate and should be ignored. Setting the run flag (TR0) does not clear the registers.

#### Mode 1 (16-Bit Timer/Counter)

Mode 1 is the same as Mode 0, except that the timer register is running with all 16 bits. Mode 1 is shown in Figure 37.



\*THE CORE CLOCK IS THE OUTPUT OF THE PLL

Figure 37. Timer/Counter 0, Mode 1

Mode 2 (8-Bit Timer/Counter with Auto Reload)

Mode 2 configures the timer register as an 8-bit counter (TL0) with automatic reload, as shown in Figure 38. Overflow from TL0 not only sets TF0, but also reloads TL0 with the contents of TH0, which is preset by software. The reload leaves TH0 unchanged.



\*THE CORE CLOCK IS THE OUTPUT OF THE PLL.

Figure 38. Timer/Counter 0, Mode 2

### Mode 3 (Two 8-Bit Timer/Counters)

Mode 3 has different effects on timer 0 and timer 1. Timer 1 in Mode 3 simply holds its count. The effect is the same as setting TR1=0. Timer 0 in Mode 3 establishes TL0 and TH0 as two separate counters. This configuration is shown in Figure 39. TL0 uses the timer 0 control bits: C/T, Gate, TR0, /NT0, and TF0. TH0 is locked into a timer function (counting machine cycles) and takes over the use of TR1 and TF1 from timer 1. Thus, TH0 now controls the "timer 1" interrupt. Mode 3 is provided for applications requiring an extra 8-bit timer or counter.

When timer 0 is in Mode 3, timer 1 can be turned on and off by switching it out of, and into, its own Mode 3, or can still be used by the serial interface as a Baud Rate Generator. In fact, it can be used, in any application not requiring an interrupt from timer 1 itself.



Figure 39. Timer/Counter 0, Mode 3

REV. PrG 05/02

# ADuC814

# **Preliminary Technical Data**

T2CON Timer/Counter 2 Control Register

SFR Address Power-On Default Value Bit Addressable C8H 00H Yes

| TF2  | FXF2 | RCLK   | TCLK   | EXEN2 | TB2  | CNT2  | CAP2   |
|------|------|--------|--------|-------|------|-------|--------|
| 11 4 |      | ITOLIT | I OLIV |       | 1112 | 01112 | 0/11/2 |

### Table XIX. T2CON SFR Bit Designations

| Bit | Name    | Description                                                                                                  |
|-----|---------|--------------------------------------------------------------------------------------------------------------|
| 7   | TF2     | Timer 2 Overflow Flag.                                                                                       |
|     |         | Set by hardware on a timer 2 overflow. TF2 will not be set when either RCLK or TCLK = 1.                     |
|     |         | Cleared by user software.                                                                                    |
| 6   | EXF2    | Timer 2 External Flag.                                                                                       |
|     |         | Set by hardware when either a capture or reload is caused by a negative transition on T2EX and               |
|     |         | EXEN2 = 1.                                                                                                   |
| _   | D G1 11 | Cleared by user software.                                                                                    |
| 5   | RCLK    | Receive Clock Enable Bit.                                                                                    |
|     |         | Set by user to enable the serial port to use timer 2 overflow pulses for its receive clock in serial         |
|     |         | port Modes 1 and 3.                                                                                          |
|     | тати    | Cleared by user to enable timer 1 overflow to be used for the receive clock.                                 |
| 4   | TCLK    | Transmit Clock Enable Bit.                                                                                   |
|     |         | Set by user to enable the serial port to use timer 2 overflow pulses for its transmit clock in serial        |
|     |         | port Modes 1 and 3.                                                                                          |
| 3   | EXEN2   | Cleared by user to enable timer 1 overflow to be used for the transmit clock.  Timer 2 External Enable Flag. |
| 3   | EAEINA  | Set by user to enable a capture or reload to occur as a result of a negative transition on T2EX if           |
|     |         | Timer 2 is not being used to clock the serial port.                                                          |
|     |         | Cleared by user for Timer 2 to ignore events at T2EX.                                                        |
| 2   | TR2     | Timer 2 Start/Stop Control Bit.                                                                              |
| ~   | 1102    | Set by user to start timer 2.                                                                                |
|     |         | Cleared by user to stop timer 2.                                                                             |
| 1   | CNT2    | Timer 2 timer or counter function select bit.                                                                |
| _   |         | Set by user to select counter function (input from external T2 pin).                                         |
|     |         | Cleared by user to select timer function (input from on-chip core clock).                                    |
| 0   | CAP2    | Timer 2 Capture/Reload Select Bit.                                                                           |
|     |         | Set by user to enable captures on negative transitions at T2EX if EXEN2 = 1.                                 |
|     |         | Cleared by user to enable auto-reloads with Timer 2 overflows or negative transitions at T2EX                |
|     |         | when EXEN2 = 1. When either RCLK = 1 or TCLK = 1, this bit is ignored and the timer is                       |
|     |         | forced to autoreload on Timer 2 overflow.                                                                    |

### Timer/Counter 2 Data Registers

Timer/Counter 2 also has two pairs of 8-bit data registers associated with it. These are used as both timer data registers and timer capture/reload registers.

### TH2 and TL2

Timer 2, data high byte and low byte. SFR Address = CDhex, CChex respectively.

## RCAP2H and RCAP2L

Timer 2, Capture/Reload byte and low byte. SFR Address = CBhex, CAhex respectively.

-54- REV. PrG 05/02

ADuC814

### Timer/Counter 2 Operating Modes

The following paragraphs describe the operating modes for timer/counter 2. The operating modes are selected by bits in the T2CON SFR as shown in Table XX.

Table XX. Mode Selection in T2CON

| RCLK (or) TCLK | CAP2 | TR2 | MODE              |
|----------------|------|-----|-------------------|
| 0              | 0    | 1   | 16-Bit Autoreload |
| 0              | 1    | 1   | 16-Bit Capture    |
| 1              | X    | 1   | Baud Rate         |
| X              | X    | 0   | OFF               |

#### 16-Bit Autoreload Mode

In 'Autoreload' mode, there are two options, which are selected by bit EXEN2 in T2CON. If EXEN2 = 0, then when Timer 2 rolls over it not only sets TF2 but also causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2L and RCAP2H, which are preset by software. If EXEN2 = 1, then Timer 2 still performs the above, but with the added feature that a 1-to-0 transition at external input T2EX will also trigger the 16-bit reload and set EXF2. The autoreload mode is illustrated in Figure 40 below.

### 16-Bit Capture Mode

In the 'Capture' mode, there are again two options, which are selected by bit EXEN2 in T2CON. If EXEN2 = 0, then Timer 2 is a 16-bit timer or counter which, upon overflowing, sets bit TF2, the Timer 2 overflow bit, which can be used to generate an interrupt. If EXEN2 = 1, then Timer 2 still performs the above, but a 1-to-0 transition on external input T2EX causes the current value in the Timer 2 registers, TL2 and TH2, to be captured into registers RCAP2L and RCAP2H, respectively. In addition, the transition at T2EX causes bit EXF2 in T2CON to be set, and EXF2, like TF2, can generate an interrupt. The Capture Mode is illustrated in Figure 41.

The baud rate generator mode is selected by RCLK = 1 and/or TCLK = 1.

In either case if Timer 2 is being used to generate the baud rate, the TF2 interrupt flag will not occur. Hence Timer 2 interrupts will not occur so they do not have to be disabled. In this mode the EXF2 flag, however, can still cause interrupts and this can be used as a third external interrupt.

Baud rate generation will be described as part of the UART serial port operation in the following pages.



Figure 40. Timer/Counter 2, 16-Bit Autoreload Mode



Figure 41. Timer/Counter 2, 16-Bit Capture Mode

REV. PrG 05/02

# ADuC814

# **Preliminary Technical Data**

#### **UART SERIAL INTERFACE**

The serial port is full duplex, meaning it can transmit and receive simultaneously. It is also receive-buffered, meaning it can commence reception of a second byte before a previously received byte has been read from the receive register. However, if the first byte still has not been read by the time reception of the second byte is complete, the first byte will be lost. The physical interface to the serial data network is

via Pins RXD(P3.0) and TXD(P3.1) while the SFR interface to the UART is comprised of the following registers.

#### SBUF

The serial port receive and transmit registers are both accessed through the SBUF SFR (SFR address = 99 hex). Writing to SBUF loads the transmit register and reading SBUF accesses a physically separate receive register.

SCON UART Serial Port Control Register

SFR Address 98H Power-On Default Value 00H Bit Addressable Yes

| SM0   | SM1  | SM2   | REN | TB8 | RB8 | TI | RI |
|-------|------|-------|-----|-----|-----|----|----|
| 0.110 | 0.01 | 0.11. |     |     |     |    |    |

### Table XXI. SCON SFR Bit Designations

| Bit | Name | Description                                                                                       |
|-----|------|---------------------------------------------------------------------------------------------------|
| 7   | SM0  | UART Serial Mode Select Bits.                                                                     |
| 6   | SM1  | These bits select the Serial Port operating mode as follows:                                      |
|     |      | SM0 SM1 Selected Operating Mode                                                                   |
|     |      | 0 0 Mode 0: Shift Register, fixed baud rate (Core_Clk/2)                                          |
|     |      | 0 1 Mode 1: 8-bit UART, variable baud rate                                                        |
|     |      | 1 0 Mode 2: 9-bit UART, fixed baud rate (Core_Clk/64) or (Core_Clk/32)                            |
|     |      | 1 1 Mode 3: 9-bit UART, variable baud rate                                                        |
| 5   | SM2  | Multiprocessor Communication Enable Bit.                                                          |
|     |      | Enables multiprocessor communication in Modes 2 and 3. In Mode 0, SM2 should be                   |
|     |      | cleared. In Mode 1, if SM2 is set, RI will not be activated if a valid stop bit was not received. |
|     |      | If SM2 is cleared, RI will be set as soon as the byte of data has been received. In Modes 2 or    |
|     |      | 3, if SM2 is set, RI will not be activated if the received ninth data bit in RB8 is 0. If SM2 is  |
|     |      | cleared, RI will be set as soon as the byte of data has been received.                            |
| 4   | REN  | Serial Port Receive Enable Bit.                                                                   |
|     |      | Set by user software to enable serial port reception.                                             |
|     |      | Cleared by user software to disable serial port reception.                                        |
| 3   | TB8  | Serial Port Transmit (Bit 9).                                                                     |
|     |      | The data loaded into TB8 will be the ninth data bit that will be transmitted in Modes 2 and 3     |
| 2   | RB8  | Serial port Receiver Bit 9.                                                                       |
|     |      | The ninth data bit received in Modes 2 and 3 is latched into RB8. For Mode 1 the stop bit         |
|     |      | is latched into RB8.                                                                              |
| 1   | TI   | Serial Port Transmit Interrupt Flag.                                                              |
|     |      | Set by hardware at the end of the eighth bit in Mode 0, or at the beginning of the stop bit in    |
|     |      | Modes 1, 2, and 3.                                                                                |
|     |      | TI must be cleared by user software.                                                              |
| 0   | RI   | Serial Port Receive Interrupt Flag.                                                               |
|     |      | Set by hardware at the end of the eighth bit in mode 0, or halfway through the stop bit           |
|     |      | in Modes 1, 2, and 3.                                                                             |
|     |      | RI must be cleared by software.                                                                   |

-56- REV. PrG 05/02

ADuC814

### Mode 0: 8-Bit Shift Register Mode

Mode 0 is selected by clearing both the SM0 and SM1 bits in the SFR SCON. Serial data enters and exits through RXD. TXD outputs the shift clock. Eight data bits are transmitted or received. Transmission is initiated by any instruction that writes to SBUF. The data is shifted out of the RXD line. The eight bits are transmitted with the least-significant bit (LSB) first, as shown in Figure 42.



Figure 42. UART Serial Port Transmission, Mode 0.

Reception is initiated when the receive enable bit (REN) is 1 and the receive interrupt bit (RI) is 0. When RI is cleared the data is clocked into the RXD line and the clock pulses are output from the TXD line.

Mode 1: 8-Bit UART, Variable Baud Rate Mode 1 is selected by clearing SM0 and setting SM1. Each data byte (LSB first) is preceded by a start bit(0) and followed by a stop bit(1). Therefore 10 bits are transmitted on TXD or received on RXD. The baud rate is set by the Timer 1 or Timer 2 overflow rate, or a combination of the two (one for transmission and the other for reception).

Transmission is initiated by writing to SBUF. The 'write to SBUF' signal also loads a 1 (stop bit) into the ninth bit position of the transmit shift register. The data is output bit by bit until the stop bit appears on TXD and the transmit interrupt flag (TI) is automatically set as shown in Figure 43.



Figure 43. UART Serial Port Transmission, Mode 0.

Reception is initiated when a 1-to-0 transition is detected on RXD. Assuming a valid start bit was detected, character reception continues. The start bit is skipped and the eight data bits are clocked into the serial port shift register. When all eight bits have been clocked in, the following events occur:

The eight bits in the receive shift register are latched into SBUF

The ninth bit (Stop bit) is clocked into RB8 in SCON The Receiver interrupt flag (RI) is set

if, and only if, the following conditions are met at the time the final shift pulse is generated:

RI = 0, and

Either SM2 = 0, or SM2 = 1 and the received stop bit = 1. If either of these conditions is not met, the received frame is irretrievably lost, and RI is not set.

### Mode 2: 9-Bit UART with Fixed Baud Rate

Mode 2 is selected by setting SM0 and clearing SM1. In this mode the UART operates in 9-bit mode with a fixed baud rate. The baud rate is fixed at Core\_Clk/64 by default, although by setting the SMOD bit in PCON, the frequency can be doubled to Core\_Clk/32. Eleven bits are transmitted or received, a start bit(0), eight data bits, a programmable ninth bit and a stop bit(1). The ninth bit is most often used as a parity bit, although it can be used for anything, including a ninth data bit if required.

To transmit, the eight data bits must be written into SBUF. The ninth bit must be written to TB8 in SCON. When transmission is initiated the eight data bits (from SBUF) are loaded onto the transmit shift register (LSB first). The contents of TB8 are loaded into the ninth bit position of the transmit shift register. The transmission will start at the next valid baud rate clock. The TI flag is set as soon as the stop bit appears on TXD.

Reception for Mode 2 is similar to that of Mode 1. The eight data bytes are input at RXD (LSB first) and loaded onto the receive shift register. When all eight bits have been clocked in, the following events occur:

The eight bits in the receive shift register are latched into  ${\tt SBUF}$ 

The ninth data bit is latched into RB8 in SCON The Receiver interrupt flag (RI) is set

if, and only if, the following conditions are met at the time the final shift pulse is generated:

RI = 0, and

Either SM2 =0, or SM2 =1 and the received stop bit =1.

If either of these conditions is not met, the received frame is irretrievably lost, and RI is not set.

### Mode 3: 9-Bit UART with Variable Baud Rate

Mode 3 is selected by setting both SM0 and SM1. In this mode the 8051 UART serial port operates in 9-bit mode with a variable baud rate determined by either Timer 1 or Timer 2. The operation of the 9-bit UART is the same as for Mode 2 but the baud rate can be varied as for Mode 1.

In all four modes, transmission is initiated by any instruction that uses SBUF as a destination register. Reception is initiated in Mode 0 by the condition RI=0 and REN=1. Reception is initiated in the other modes by the incoming start bit if REN=1.

### UART Serial Port Baud Rate Generation Mode 0 Baud Rate Generation

The baud rate in Mode 0 is fixed:

Mode 0 Baud Rate = (Core Clock Frequency $^1/12$ ) NOTE

 $^1$ In these descriptions Core Clock Frequency refers to the core clock frequency selected via the CD0-2 bits in the PLLCON SFR.

### Mode 2 Baud Rate Generation

The baud rate in Mode 2 depends on the value of the SMOD bit in the PCON SFR. If SMOD = 0, the baud rate is 1/64 of the core clock. If SMOD = 1, the baud rate is 1/32 of the core clock:

Mode 2 Baud Rate=(2<sup>SMOD</sup>/64) Ξ(Core Clock Frequency)

#### Mode 1 and 3 Baud Rate Generation

The baud rates in Modes 1 and 3 are determined by the overflow rate in Timer 1 or Timer 2, or both (one for transmit and the other for receive).

#### Timer 1 Generated Baud Rates

When Timer 1 is used as the baud rate generator, the baud rates in Modes 1 and 3 are determined by the Timer 1 overflow rate and the value of SMOD as follows:

Modes 1 and 3 Baud Rate =  $(2^{SMOD}/32) \times (Timer 1 Overflow Rate)$ 

The Timer 1 interrupt should be disabled in this application. The Timer itself can be configured for either timer or counter operation, and in any of its three running modes. In the most typical application, it is configured for timer operation, in the autoreload mode (high nibble of TMOD = 0100Binary). In that case, the baud rate is given by the formula:

Modes 1 and 3 Baud Rate =  $(2^{SMOD}/32) \times (Core Clock/(12 \infty [256-TH1]))$ 

A very low baud rate can also be achieved with Timer 1 by leaving the Timer 1 interrupt enabled, and configuring the timer to run as a 16-bit timer (high nibble of TMOD = 0100Binary), and using the Timer 1 interrupt to do a 16-bit software reload. Table XXII below, shows some commonly-used baud rates and how they might be calculated from a core clock frequency of 2.0971 MHz and 16.78 MHz. Generally speaking, a 5% error is tolerable using asynchronous (start/stop) communications.

Table XXII. Commonly-Used Baud Rates, Timer 1

| Ideal | Core  | SMOD  | TH1-Reload | Actual | %     |
|-------|-------|-------|------------|--------|-------|
| Baud  | CLK   | Value | Value      | Baud   | Error |
| 9600  | 16.78 |       | -9 (F7h)   | 9709   | 1.14  |
| 2400  | 16.78 |       | -36 (DCh)  | 2427   | 1.14  |
| 1200  | 16.78 |       | -73 (B7h)  | 1197   | 0.25  |
| 1200  | 2.10  | 1     | -9 (F7h)   | 1213   | 1.14  |

# **Preliminary Technical Data**

### Timer 2 Generated Baud Rates

Baud rates can also be generated using Timer 2. Using Timer 2 is similar to using Timer 1 in that the timer must overflow 16 times before a bit is transmitted/received. Because Timer 2 has a 16-bit autoreload mode a wider range of baud rates is possible using Timer 2.

Modes 1 and 3 Baud Rate =  $(1/16) \times (Timer \ 2 \ Overflow \ Rate)$ 

Therefore, when Timer 2 is used to generate baud rates, the timer increments every two clock cycles and not every core machine cycle as before. Hence, it increments six times faster than Timer 1, and therefore baud rates six times faster are possible. Because Timer 2 has 16-bit autoreload capability, very low baud rates are still possible. Timer 2 is selected as the baud rate generator by setting the CLK and/or RCLK in T2CON. The baud rates for transmit and receive can be simultaneously different. Setting RCLK and/or TCLK puts Timer 2 into its baud rate generator mode as shown in Figure 44.

In this case, the baud rate is given by the formula:

Modes 1 and 3 Baud Rate

= (Core Clk)/ $(32 \times [65536 - (RCAP2H, RCAP2L)])$ 

Table XXIII shows some commonly used baud rates and how they might be calculated from a core clock frequency of 2.0971 MHz and 16.7772 MHz.

Table XXIII. Commonly used Baud Rates, Timer 2

|                                      |                      | RCAP2H<br>Value                                                      | RCAP2L<br>Value                                                             | Actual<br>Baud                                | %<br>Error                                 |
|--------------------------------------|----------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------------|
| 9600 1<br>2400 1<br>1200 1<br>9600 2 | 6.78<br>6.78<br>6.78 | -1 (FFh)<br>-1 (FFh)<br>-1 (FFh)<br>-2 (FEh)<br>-1 (FFh)<br>-1 (FFh) | -27 (E5h)<br>-55 (C9h)<br>-218 (26h)<br>-181 (4Bh)<br>-7 (FBh)<br>-27 (ECh) | 19418<br>9532<br>2405<br>1199<br>9362<br>2427 | 1.14<br>0.7<br>0.21<br>0.02<br>2.4<br>1.14 |



\*THE CORE CLOCK IS THE OUTPUT OF THE PLL AS DESCRIBED ON PAGE 42.

Figure 44. Timer 2. UART Baud Rates

# **Preliminary Technical Data**

ADuC814

### **INTERRUPT SYSTEM**

The ADuC814 provides a total of twelve interrupt sources with two priority levels. The control and configuration of the interrupt system is carried out through three Interrupt-related SFRs.

IE: Interrupt Enable Register.IP: Interrupt Priority Register.

IEIP2: Secondary Interrupt Priority-Interrupt Register.

IE: Interrupt Enable Register

SFR Address A8H
Power-On Default Value 00H
Bit Addressable Yes

| EA | EADC | ET2 | ES | ET1 | EX1 | ET0 | EXO |
|----|------|-----|----|-----|-----|-----|-----|
|----|------|-----|----|-----|-----|-----|-----|

### Table XXIV. IE SFR Bit Designations

| Bit | Name | Description                                                             |
|-----|------|-------------------------------------------------------------------------|
| 7   | EA   | Written by User to Enable '1' or Disable '0' All Interrupt Sources      |
| 6   | EADC | Written by User to Enable '1' or Disable '0' ADC Interrupt              |
| 5   | ET2  | Written by User to Enable '1' or Disable '0' Timer 2 Interrupt          |
| 4   | ES   | Written by User to Enable '1' or Disable '0' UART Serial Port Interrupt |
| 3   | ET1  | Written by User to Enable '1' or Disable '0' Timer 1 Interrupt          |
| 2   | EX1  | Written by User to Enable '1' or Disable '0' External Interrupt 1       |
| 1   | ET0  | Written by User to Enable '1' or Disable '0' Timer 0 Interrupt          |
| 0   | EX0  | Written by User to Enable '1' or Disable '0' External Interrupt 0       |

IP: Interrupt Priority Register

SFR Address B8H
Power-On Default Value 00H
Bit Addressable Yes

|  | PADC | PT2 | PS | PT1 | PX1 | PT0 | PX0 |
|--|------|-----|----|-----|-----|-----|-----|
|--|------|-----|----|-----|-----|-----|-----|

## Table XXV. IP SFR Bit Designations

| Bit | Name | Description                                                                           |
|-----|------|---------------------------------------------------------------------------------------|
| 7   |      | Reserved for Future Use.                                                              |
| 6   | PADC | Written by User to Select ADC Interrupt Priority ('1' = High; '0' = Low)              |
| 5   | PT2  | Written by User to Select Timer 2 Interrupt Priority ('1' = High; '0' = Low)          |
| 4   | PS   | Written by User to Select UART Serial Port Interrupt Priority ('1' = High; '0' = Low) |
| 3   | PT1  | Written by User to Select Timer 1 Interrupt Priority ('1' = High; '0' = Low)          |
| 2   | PX1  | Written by User to Select External Interrupt 1 Priority ('1' = High; '0' = Low)       |
| 1   | PT0  | Written by User to Select Timer 0 Interrupt Priority ('1' = High; '0' = Low)          |
| 0   | PX0  | Written by User to Select External Interrupt 0 Priority ('1' = High; '0' = Low)       |

## ADuC814

# **Preliminary Technical Data**

IEIP2: Secondary Interrupt Enable and Priority Register

SFR Address A9H Power-On Default Value A0H Bit Addressable No

| PTI PPSM PSI ET1 EPSM ES |
|--------------------------|
|--------------------------|

#### Table XXVI. IEIP2 SFR Bit Designations

| Bit | Name | Description                                                                                |
|-----|------|--------------------------------------------------------------------------------------------|
| 7   |      | Reserved for Future Use.                                                                   |
| 6   | PTI  | Written by User to Select TIC Interrupt Priority ('1' = High; '0' = Low).                  |
| 5   | PPSM | Written by User to Select Power Supply Monitor Interrupt Priority ('1' = High; '0' = Low). |
| 4   | PSI  | Written by User to Select SPI Serial Port Interrupt Priority ('1' = High; '0' = Low).      |
| 3   |      | Reserved, This Bit Must Be '0.'                                                            |
| 2   | ETI  | Written by User to Enable '1' or Disable '0' TIC Interrupt.                                |
| 1   | EPSM | Written by User to Enable '1' or Disable '0' Power Supply Monitor Interrupt.               |
| 0   | ESI  | Written by User to Enable '1' or Disable '0' SPI Serial Port Interrupt.                    |

## **Interrupt Priority**

The Interrupt Enable registers are written by the user to enable individual interrupt sources, while the Interrupt Priority registers allow the user to select one of two priority levels for each interrupt. An interrupt of a high priority may interrupt the service routine of a low priority interrupt, and if two interrupts of different priority occur at the same time, the higher level interrupt will be serviced first. An interrupt cannot be interrupted by another interrupt of the same priority level. If two interrupts of the same priority level occur simultaneously, a polling sequence is observed as shown in Table XXVII

Table XXVII. Priority within an Interrupt Level

| Source     | Priority    | Description                     |
|------------|-------------|---------------------------------|
| PSMI       | 1 (Highest) | Power Supply Monitor Interrupt  |
| WDS        | 2           | Watchdog Interrupt              |
| IE0        | 3           | External Interrupt 0            |
| RDY0/RDY1  | 4           | ADC Interrupt                   |
| TF0        | 5           | Timer/Counter 0 Interrupt       |
| IE1        | 6           | External Interrupt 1            |
| TF1        | 7           | Timer/Counter 1 Interrupt       |
| ISPI       | 8           | SPI Interrupt                   |
| RI + TI    | 9           | Serial Interrupt                |
| TF2 + EXF2 | 10          | Timer/Counter 2 Interrupt       |
| TII        | 11(Lowest)  | Time Interval Counter Interrupt |

### **Interrupt Vectors**

When an interrupt occurs the program counter is pushed onto the stack and the corresponding interrupt vector address is loaded into the program counter. The interrupt vector addresses are shown in Table XXVIII.

### Table XXVIII. Interrupt Vector Addresses

| Source             | Vector Address |
|--------------------|----------------|
| IE0                | 0003 Hex       |
| TF0                | 000B Hex       |
| IE1                | 0013 Hex       |
| TF1                | 001B Hex       |
| RI + TI            | 0023 Hex       |
| TF2 + EXF2         | 002B Hex       |
| RDY0/RDY1 (ADC)    | 0033 Hex       |
| ISPI               | 003B Hex       |
| PSMI               | 0043 Hex       |
| TII                | 0053 Hex       |
| WDS $(WDIR = 1)^1$ | 005B Hex       |

#### Notes

-60-

<sup>1</sup>The watchdog can be configured to generate an interrupt instead of a reset when it times out. This is used for logging errors or to examine the internal status of the microcontroller core to understand, from a software debug point of view, why a watchdog timeout occurred. The watchdog interrupt is slightly different from the normal interrupts in that its priority level is always set to 1 and it is not possible to disable the interrupt via the global disable bit (EA) in the IE SFR. This is done to ensure that the interrupt will always be responded to if a watchdog timeout occurs. The watchdog will only produce an interrupt if the watchdog timeout is greater than zero.

# ADuC814

### ADuC814 HARDWARE DESIGN CONSIDERATIONS

This section outlines some of the key hardware design considerations that must be addressed when integrating the ADuC814 into any hardware system.

#### **Clock Oscillator**

As described earlier, the core clock frequency for the ADuC814 is generated from an on-chip PLL that locks onto a multiple (512 times) of 32.768 kHz. The latter is generated from an internal clock oscillator. To use the internal clock oscillator, connect a 32.768 kHz parallel resonant crystal between XTAL1 and XTAL2 pins (26 and 27) as shown in Figure 45.

As shown in the typical external crystal connection diagram in Figure 45, two internal 12 pF capacitors are provided on-chip. These are connected internally, directly to the XTAL1 and XTAL2 pins and the total input capacitances at both pins is detailed in the specification section of this data sheet. The value of the total load capacitance required for the external crystal should be the value recommended by the crystal manufacturer for use with that specific crystal. In many cases, because of the on-chip capacitors, additional external load capacitors will not be required.



Figure 45. External Parallel Resonant Crystal Connections

#### **Power Supplies**

The ADuC814's operational power supply voltage range is 2.7 V to 5.5 V. Although the guaranteed data sheet specifications are given only for power supplies within 2.7 V to 3.3 V or  $\pm 10\%$  of the nominal 5 V level, the chip will function equally well at any power supply level between 2.7 V and 5.5 V.

Separate analog and digital power supply pins ( $AV_{DD}$  and  $DV_{DD}$ ) and allow  $AV_{DD}$  to be kept relatively free of noisy digital signals often present on the system  $DV_{DD}$  line. In this mode the part can also operate with split supplies as long as the supply voltages are within 0.3 volts of each other. A typical split supply configuration is show in Figure 46.



Figure 46. External Dual Supply Connections

As an alternative to providing two separate power supplies,  $AV_{\rm DD}$  can be kept quiet by placing a small series resistor and/or ferrite bead between it and  $DV_{\rm DD}$ , and then decoupling  $AV_{\rm DD}$  separately to ground. An example of this configuration is shown in Figure 47. With this configuration other analog circuitry (such as op-amps, voltage reference, etc.) can be powered from the  $AV_{\rm DD}$  supply line as well.



Figure 47. External Single Supply Connections

Notice that in both Figure 46 and Figure 47, a large value  $(10\,\mu F)$  reservoir capacitor sits on  $DV_{DD}$  and a separate  $10\,\mu F$  capacitor sits on  $AV_{DD}$ . Also, local small-value  $(0.1\,\mu F)$  capacitors are located at each VDD pin of the chip. As per standard design practice, be sure to include all of these capacitors, and ensure the smaller capacitors are closest to each  $AV_{DD}$  pin with trace lengths as short as possible. Connect the ground terminal of each of these capacitors directly to the underlying ground plane. Finally, it should also be noticed that, at all times, the analog and digital ground pins on the ADuC814 should be referenced to the same system ground reference point.

#### **Power Consumption**

The "CORE" values given represent the current drawn by  $DV_{DD}$ , while the rest ("ADC", and "DAC") are pulled by the  $AV_{DD}$  pin and can be disabled in software when not in use. The other on-chip peripherals (watchdog timer, power supply monitor, etc.) consume negligible current and are therefore lumped in with the "CORE" operating current here. Of course, the user must add any currents sourced by the parallel and serial I/O pins, and that sourced by the DAC, in order to determine the total current needed at the ADuC814's supply pins. Also, current drawn from the  $DV_{DD}$  supply will increase by approximately 5 mA during Flash/EE erase and program cycles

### **Power-Saving Modes**

Setting the Idle and Power-Down Mode bits, PCON.0 and PCON.1 respectively, in the PCON SFR described in Table II, allows the chip to be switched from normal mode into idle mode, and also into full power-down mode.

In idle mode, the oscillator continues to run, but the core clock generated from the PLL is halted. The on-chip peripherals continue to receive the clock, and remain functional. The CPU status is preserved with the stack pointer, program counter, and all other internal registers maintain their data during idle mode. Port pins and DAC output pins also retain their states in this mode. The chip will recover from idle mode upon receiving any enabled interrupt, or on receiving a hardware reset.

# ADuC814

In power-down mode, both the PLL and the clock to the core are stopped. The on-chip oscillator can be halted or can continue to oscillate depending on the state of the oscillator power-down bit (OSC\_PD) in the PLLCON SFR. The TIC, being driven directly from the oscillator, can also be enabled during power-down. All other on-chip peripherals however, are shut down. Port pins retain their logic levels in this mode, but the DAC output goes to a high-impedance state (three-state). During full power-down mode, the ADuC814 consumes a total of  $5\,\mu A$  typically. There are five ways of terminating power-down mode:

### Asserting the RESET pin (#10)

Returns to normal mode all registers are set to their default state and program execution starts at the reset vector once the Reset pin is de-asserted.

### Cycling Power

All registers are set to their default state and program execution starts at the reset vector.

### Time Interval Counter (TIC) Interrupt

Power-down mode is terminated and the CPU services the TIC interrupt, the RETI at the end of the TIC Interrupt Service Routine will return the core to the instruction after that which enabled power down.

### SPI Interrupt

Power-down mode is terminated and the CPU services the SPI interrupt. The RETI at the end of the ISR will return the core to the instruction after that which enabled power down. It should be noted that the SPI power down interrupt enable bit (SERIPD) in the PCON SFR must first be set to allow this mode of operation.

## INTO Interrupt

Power-down mode is terminated and the CPU services the *INTO* interrupt. The RETI at the end of the ISR will return the core to the instruction after that which enabled power-down. The *INTO* pin must not be driven low during or within 2 machine cyclesof the instruction that initiates powerdown mode. It should be noted that the *INTO* power-down interrupt enable bit (INTOPD) in the PCON SFR must first be set to allow this mode of operation.

#### Power-On Reset

An internal POR (Power-On-Reset) is implemented on the ADuC814. For  $\mathrm{DV}_\mathrm{DD}$  below 2.45V, the internal POR will hold the ADuC814 in reset. As  $\mathrm{DV}_\mathrm{DD}$  rises above 2.45V an internal timer will timeout for 128ms approx. before the part is released from reset. The user must ensure that the power supply must have reached a stable 2.7V minimum level by this time. Likewise on powerdown the internal POR will hold the ADuC814 in reset until the power supply has dropped below 1V. Figure 48 illustrates the operation of the internal POR in detail.

# **Preliminary Technical Data**



Figure 48. Internal POR Operation

### **Grounding and Board Layout Recommendations**

As with all high resolution data converters, special attention must be paid to grounding and PC board layout of ADuC814-based designs in order to achieve optimum performance from the ADCs and DAC. Although the ADuC814 has separate pins for analog and digital ground (AGND and DGND), the user must not tie these to two separate ground planes unless the two ground planes are connected together very close to the ADuC814, as illustrated in the simplified example of Figure 49a. In systems where digital and analog ground planes are connected together somewhere else (at the system's power supply for example), they cannot be connected again near the ADuC814 since a ground loop would result. In these cases, tie the ADuC814's AGND and DGND pins all to the analog ground plane, as illustrated in Figure 49b. In systems with only one ground plane, ensure that the digital and analog components are physically separated onto separate halves of the board such that digital return currents do not flow near analog circuitry and vice versa. The ADuC814 can then be placed between the digital and analog sections, as illustrated in Figure 49c.



Figure 49. System Grounding Schemes

ADuC814

In all of these scenarios, and in more complicated real-life applications, keep in mind the flow of current from the supplies and back to ground. Make sure the return paths for all currents are as close as possible to the paths the currents took to reach their destinations. For example, do not power components on the analog side of Figure 48b with  $DV_{DD}$  since that would force return currents from DV<sub>DD</sub> to flow through AGND. Also, try to avoid digital currents flowing under analog circuitry, which could happen if the user placed a noisy digital chip on the left half of the board in Figure 48c. Whenever possible, avoid large discontinuities in the ground plane(s) (such as are formed by a long trace on the same layer), since they force return signals to travel a longer path. And of course, make all connections to the ground plane directly, with little or no trace separating the pin from its via to ground.

If the user plans to connect fast logic signals (rise/fall time <5~ns) to any of the ADuC814's digital inputs, add a series resistor to each relevant line to keep rise and fall times longer than 5 ns at the ADuC814 input pins. A value of  $100~\Omega$  or  $200~\Omega$  is usually sufficient to prevent high-speed signals from coupling capacitively into the ADuC814 and affecting the accuracy of ADC conversions.

### OTHER HARDWARE CONSIDERATIONS

To facilitate in-circuit programming, plus in-circuit debug and emulation options, users will want to implement some simple connection points in their hardware that will allow easy access to download, debug, and emulation modes.

#### **In-Circuit Serial Download Access**

Nearly all ADuC814 designs will want to take advantage of the in-circuit reprogrammability of the chip. This is accomplished by a connection to the ADuC814's UART, which requires an external RS-232 chip for level translation if downloading code from a PC. If users would rather not design an RS-232 chip onto a board, refer to the application note "uC006-A 4-Wire UART-to-PC Interface" for a simple (and zero-cost-per-board) method of gaining incircuit serial download access to the ADuC814.

<sup>1</sup>Application note uC006 is available at www.analog.com/

In addition to the basic UART connections, users will also need a way to trigger the chip into download mode. This is accomplished via a 1  $k\Omega$  pull-up resistor that can be jumpered onto the DLOAD pin,. To get the ADuC814 into download mode, simply connect this jumper and power-cycle the device (or manually reset the device, if a manual reset button is available) and it will be ready to receive a new program serially. To enable the device to enter normal mode (and run the program) whenever power is cycled or RESET is toggled, the DLOAD pin must be pulled low through a 1  $k\Omega$  resistor.

#### **Embedded Serial Port Debugger**

From a hardware perspective, entry to serial port debug mode is identical to the serial download entry sequence described above. In fact, both serial download and serial port debug modes can be thought of as essentially one mode of operation used in two different ways. Note that the serial port debugger is fully contained on the ADuC814 device, (unlike "ROM monitor" type debuggers).



Figure. 45. Typical ADuC814 System Connection Diagram

### Single-Pin Emulation Mode

Also built into the ADuC814 is a dedicated controller for single-pin in-circuit emulation (ICE) using standard production ADuC814 devices. In this mode, emulation access is gained by connection to a single pin, again the DLOAD pin is used for this function. As mention previously, this pin is either high to enable entry into serial download and serial debug modes or low to select normal code execution, as described earlier. To enable single-pin emulation mode, however, users will need to pull the DLOAD pin high through a  $1 \text{ k}\Omega$  resistor. The emulator will then connect to the 2-pin header. To be compatible with the standard connector that comes with the single-pin emulator available from Accutron Limited (www.accutron.com), use a 2-pin 0.1-inch pitch "Friction Lock" header from Molex (www.molex.com) such as their part number 22-27-2021. Be sure to observe the polarity of this header. When the Friction Lock tab is at the right, the ground pin should be the lower of the two pins (when viewed from the top).

### QUICKSTART DEVELOPMENT SYSTEM

The QuickStart Development System is a full featured, low cost development tool suite supporting the ADuC814. The system consists of the following PC-based (Windows-compatible) hardware and software development tools.

Hardware: ADuC814 Evaluation Board and

Serial Port Cable

Code Development: 8051 Assembler Code Functionality: ADSIM, Windows

MicroConverter Code Simulator

In-Circuit Code Download:Serial Downloader
In-Circuit Debugger: Serial Port Debugger
Misc. Other: CD-ROM Documentation

Figures 51 shows the typical components of a QuickStart Development System while Figure 52 shows a typical debug session. A brief description of some of the software tools' components in the QuickStart Development System is given below.



Figure 51. The QuickStart Development System

# **Preliminary Technical Data**

Download—In-Circuit Serial Downloader

The Serial Downloader is a software program that allows the user to serially download an assembled program (Intel Hex format file) to the on-chip program FLASH memory via the serial COM1 port on a standard PC. An Application Note (uC004) detailing this serial download protocol is available from www.analog.com/microconverter.

The QuickStart development tool-suite software is freely available at the Analog Devices MicroConverter Website www.analog.com/microconverter.

### DeBug-In-Circuit Debugger

The Debugger is a Windows application that allows the user to debug code execution on silicon using the MicroConverter UART serial port. The debugger provides access to all on-chip peripherals during a typical debug session as well as single-step and break-point code execution control.

### **ADSIM-Windows Simulator**

The Simulator is a Windows application that fully simulates all the MicroConverter functionality including ADC and DAC peripherals. The simulator provides an easy-to-use, intuitive, interface to the MicroConverter functionality and integrates many standard debug features; including multiple breakpoints, single stepping; and code execution trace capability. This tool can be used both as a tutorial guide to the part as well as an efficient way to prove code functionality before moving to a hardware platform.

The QuickStart development tool-suite software is freely available at the Analog Devices MicroConverter Website www.analog.com/microconverter.



Figure. 52. Typical Debug Session

### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

